
RELEASED
DATA SHEET
PM7366 FREEDM-8
ISSUE 4
PMC-1970930
FRAME ENGINE AND DATA LINK MANAGER
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA,INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
109
Register 0x180 : RCAS Link #0 Configuration
Bit
Type
Function
Default
Bit 31 to
Bit 16
Unused
XXXXH
Bit 15
Unused
X
Bit 14
Unused
X
Bit 13
Unused
X
Bit 12
Unused
X
Bit 11
Unused
X
Bit 10
Unused
X
Bit 9
Unused
X
Bit 8
Unused
X
Bit 7
Unused
X
Bit 6
Unused
X
Bit 5
Unused
X
Bit 4
Unused
X
Bit 3
Unused
X
Bit 2
R/W
BSYNC
0
Bit 1
R/W
E1
0
Bit 0
R/W
CEN
0
This register configures operational modes of receive link #0 (RD[0] / RCLK[0]).
Note
This register is not byte addressable. Writing to this register modifies all the bits in the register.
Byte selection using byte enable signals (CBEB[3:0]) are not implemented. However, when all
four byte enables are negated, no access is made to this register.
CEN:
The channelise enable bit (CEN) configures receive link #0 for channelised operation.
RCLK[0] is held quiescent during the T1 framing bit and during the E1 framing bytes. The
data bit on RD[0] clocked in by the first rising edge of RCLK[0] after an extended quiescent
period is considered to be the most significant bit of time-slot 1. When CEN is set low,
receive link #0 is unchannelised. The E1 register bit is ignored. RCLK[0] is gapped during