
RELEASED
DATA SHEET
PM7366 FREEDM-8
ISSUE 4
PMC-1970930
FRAME ENGINE AND DATA LINK MANAGER
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA,INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
200
Register 0x484-0x488 : TCAS Link #1 to Link #2 Configuration
Bit
Type
Function
Default
Bit 31 to
Bit 16
Unused
XXXXH
Bit 15
Unused
X
Bit 14
Unused
X
Bit 13
Unused
X
Bit 12
Unused
X
Bit 11
Unused
X
Bit 10
Unused
X
Bit 9
Unused
X
Bit 8
Unused
X
Bit 7
Unused
X
Bit 6
Unused
X
Bit 5
Unused
X
Bit 4
Unused
X
Bit 3
Unused
X
Bit 2
R/W
BSYNC
0
Bit 1
R/W
E1
0
Bit 0
R/W
CEN
0
This register set configures operational modes of transmit link #1 to link # 2 (TD[n] / TCLK[n];
where 1 n 2).
Note
This register is not byte addressable. Writing to this register modifies all the bits in the register.
Byte selection using byte enable signals (CBEB[3:0]) are not implemented. However, when all
four byte enables are negated, no access is made to this register.
CEN:
The channelise enable bit (CEN) configures the corresponding transmit link for channelised
operation. TCLK[n] is held quiescent during the T1 framing bit or the E1 framing byte. Thus,
on the first rising edge of TCLK[n] after the extended quiescent period, a downstream block
can sample the m.s.b. of time-slot 1. When CEN is set low, the corresponding link is