参数资料
型号: TS-MAC-SC-UT4
厂商: Lattice Semiconductor Corporation
文件页数: 56/66页
文件大小: 0K
描述: SITE LICENSE ETH MAC TRI SC/SCM
标准包装: 1
系列: *
其它名称: TSMACSCUT4
Lattice Semiconductor
Table 5-3 lists test application I/Os.
Table 5-3. Counter Registers
Application Support
FPGA Signal Name
col
crs
gtx_clk
mdc
mdio
pc_ack
pc_clk
pc_datain
pc_dataout
pc_error
pc_ready
pc_retry
jtag_present
jtag_parallel
reset_n
rx_clk
rx_dv
rx_er
rxd_0
rxd_1
rxd_2
rxd_3
rxd_4
rxd_5
rxd_6
rxd_7
sys_clk
tx_clk
tx_en
tx_er
txd_0
txd_1
txd_2
txd_3
txd_4
txd_5
txd_6
txd_7
rxmac_clk
txmac_clk
FPGA Pin
Input
Input
Output
Input
Bi-directional
Output
Input
Input
Output
Output
Input
Output
Output
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Notes
Collision detect signal
Carrier sense signal
Tx GMII clock used only in 1 G mode
SMI clock sourced to PHY from FPGA
Bi-directional SMI data to/from PHY from/to MAC
Orcastra parallel signals – only valid if jtag_parallel is Low
Orcastra parallel signals – only valid if jtag_parallel is Low
Orcastra parallel signals – only valid if jtag_parallel is Low
Orcastra parallel signals – only valid if jtag_parallel is Low
Orcastra parallel signals – only valid if jtag_parallel is Low
Orcastra parallel signals – only valid if jtag_parallel is Low
Orcastra parallel signals – only valid if jtag_parallel is Low
JTAG is present
Used to select Orcastra interface
1 = JTAG (for HW testing)
0 = Parallel (used during simulation)
Active Low
Rx GMII clock
Rx GMII data valid
Rx GMII error
Rx GMII eata bit 0
Rx GMII data bit 1
Rx GMII data bit 2
Rx GMII data bit 3
Rx GMII data bit 4
Rx GMII data bit 5
Rx GMII data bit 6
Rx GMII data bit 7
Not needed if pkt_loop_clksel is set to 1
Tx GMII clock
Tx GMII enable
Tx GMII error
Tx GMII data bit 0
Tx GMII data bit 1
Tx GMII data bit 2
Tx GMII data bit 3
Tx GMII data bit 4
Tx GMII data bit 5
Tx GMII data bit 6
Tx GMII data bit 7
Rx MAC clock – used internally can be brought out
Tx MAC Clock – used internally can be brought out
IPUG51_03.0, December 2010
56
Tri-Speed Ethernet MAC User’s Guide
相关PDF资料
PDF描述
VI-J0T-EZ-F4 CONVERTER MOD DC/DC 6.5V 25W
M3CGK-2620K IDC CABLE - MKC26K/MC26F/MCS26K
TS-MAC-PM-UT4 SITE LICENSE ETH MAC TRI ECP2M
VI-J0T-EZ-F2 CONVERTER MOD DC/DC 6.5V 25W
TS-MAC-P2-UT4 SITE LICENSE ETH MAC TRI ECP2
相关代理商/技术参数
参数描述
TSMACX2U2 功能描述:以太网模块 TriSpd Ethernet MAC RoHS:否 制造商:Lantronix 产品:Device Servers 数据速率:300 bps to 921.6 kbps, 10 Mbps, 100 Mbps 接口类型:Ethernet, Serial 工作电源电压:5 V to 15 V 工作电源电流:133 mA to 400 mA 最大工作温度:+ 70 C
TS-MAC-X2-U3 功能描述:开发软件 Ethernet MAC TriSPD RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
TS-MAC-X2-U4 功能描述:开发软件 ETHERNET MAC TRI-SPEED RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
TS-MAC-X2-UT4 功能描述:开发软件 ETHERNET MAC TRI-SPEED RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
TSMACXMU2 功能描述:以太网模块 TriSpd Ethernet MAC RoHS:否 制造商:Lantronix 产品:Device Servers 数据速率:300 bps to 921.6 kbps, 10 Mbps, 100 Mbps 接口类型:Ethernet, Serial 工作电源电压:5 V to 15 V 工作电源电流:133 mA to 400 mA 最大工作温度:+ 70 C