参数资料
型号: W949D2CBJX6G
厂商: WINBOND ELECTRONICS CORP
元件分类: DRAM
英文描述: 16M X 32 DDR DRAM, 5 ns, PBGA90
封装: 8 X 13 MM, 0.80 MM PITCH, HALOGEN FREE AND LEAD FREE, VFBGA-90
文件页数: 56/60页
文件大小: 1160K
代理商: W949D2CBJX6G
W949D6CB / W949D2CB
512Mb Mobile LPDDR
Publication Release Date: Jun, 14, 2011
- 6 -
Revision A01-006
4. PIN DESCRIPTION
4.1 Signal Descriptions
SIGNAL NAME
TYPE
FUNCTION
DESCRIPTION
A [n : 0]
Input
Address
Provide the row address for ACTIVE commands, and the column
address and AUTO PRECHARGE bit for READ/WRITE
commands, to select one location out of the memory array in the
respective bank. The address inputs also provide the opcode
during a MODE REGISTER SET command.
A10 is used for Auto Pre-charge Select.
BA0, BA1
Input
Bank Select
Define to which bank an ACTIVE, READ, WRITE or
PRECHARGE command is being applied.
DQ0~DQ15 (×16)
DQ0~DQ31 (×32)
I/O
Data Input/
Output
Data bus: Input / Output.
CS
Input
Chip Select
CS enables (registered LOW) and disables (registered HIGH)
the command decoder. All commands are masked when
CS is
registered HIGH.
CS provides for external bank selection on
systems with multiple banks.
CS is considered part of the
command code.
RAS
Input
Row Address
Strobe
RAS , CAS and WE (along with CS ) define the command
being entered.
CAS
Input
Column Address
Strobe
Referred to
RAS
WE
Input
Write Enable
Referred to
RAS
UDM / LDM(x16);
DM0 to DM3 (x32)
Input
Input Mask
Input Data Mask: DM is an input mask signal for write data. Input
data is masked when DM is sampled HIGH along with that input
data during a WRITE access. DM is sampled on both edges of
DQS. Although DM pins are input-only, the DM loading matches
the DQ and DQS loading.
x16: LDM: DQ0 - DQ7, UDM: DQ8
– DQ15
x32: DM0: DQ0 - DQ7, DM1: DQ8
– DQ15,
DM2: DQ16
– DQ23, DM3: DQ24 – DQ31
CK / CK
Input
Clock Inputs
CK and CK are differential clock inputs. All address and control
input signals are sampled on the crossing of the positive edge of
CK and negative edge of CK .Input and output data is referenced
to the crossing of CK and CK (both directions of crossing).
Internal clock signals are derived from CK/ CK .
相关PDF资料
PDF描述
W963B6BBN80E 512K X 16 PSEUDO STATIC RAM, 75 ns, PBGA48
W964A6BBN70E 1M X 16 PSEUDO STATIC RAM, 65 ns, PBGA48
W964L6ABN70E 1M X 16 PSEUDO STATIC RAM, 65 ns, PBGA48
W964L6ABN70I 1M X 16 PSEUDO STATIC RAM, 65 ns, PBGA48
W971GG6JB-25A 64M X 16 DDR DRAM, 0.4 ns, PBGA84
相关代理商/技术参数
参数描述
W949D2KBJX5E 制造商:Winbond Electronics Corp 功能描述:512M MDDR, X32, 200MHZ 制造商:Winbond Electronics Corp 功能描述:IC MEMORY
W949D2KBJX5I 制造商:Winbond Electronics Corp 功能描述:IC MEMORY
W949D2KBJX6E 制造商:Winbond Electronics Corp 功能描述:512M MDDR, X32, 166MHZ 制造商:Winbond Electronics Corp 功能描述:IC MEMORY
W949D6CB 制造商:WINBOND 制造商全称:Winbond 功能描述:512Mb Mobile LPDDR
W949D6CBHX5E 功能描述:IC LPDDR SDRAM 512MBIT 60VFBGA RoHS:是 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:1 系列:- 格式 - 存储器:闪存 存储器类型:闪存 - NAND 存储容量:4G(256M x 16) 速度:- 接口:并联 电源电压:2.7 V ~ 3.6 V 工作温度:0°C ~ 70°C 封装/外壳:48-TFSOP(0.724",18.40mm 宽) 供应商设备封装:48-TSOP I 包装:Digi-Reel® 其它名称:557-1461-6