参数资料
型号: XC4VLX15-11FFG676I
厂商: XILINX INC
元件分类: FPGA
英文描述: FPGA, 1536 CLBS, 1205 MHz, PBGA676
封装: LEAD FREE, FBGA-676
文件页数: 19/58页
文件大小: 1863K
代理商: XC4VLX15-11FFG676I
Virtex-4 FPGA Data Sheet: DC and Switching Characteristics
DS302 (v3.7) September 9, 2009
Product Specification
26
Input/Output Logic Switching Characteristics
Table 32: ILOGIC Switching Characteristics
Symbol
Description
Speed Grade
Units
-12
-11
-10
Setup/Hold
TICE1CK / TICKCE1
CE1 pin Setup/Hold with respect to CLK
0.58
–0.23
0.66
–0.23
0.79
–0.23
ns
TICECK / TICKCE
DLYCE pin Setup/Hold with respect to C
0.16
0.11
0.19
0.13
0.23
0.16
ns
TIRSTCK / TICKRST
DLYRST pin Setup/Hold with respect to C
–0.03
0.37
–0.02
0.45
–0.02
0.54
ns
TIINCCK / TICKINC
DLYINC pin Setup/Hold with respect to C
0.01
0.36
0.01
0.43
0.01
0.51
ns
TISRCK / TICKSR
SR/REV pin Setup/Hold with respect to CLK
1.15
–0.56
1.33
–0.56
1.59
–0.56
ns
TIDOCK / TIOCKD
D pin Setup/Hold with respect to CLK without Delay
0.24
–0.10
0.28
–0.10
0.34
–0.10
ns
TIDOCKD / TIOCKDD
D pin Setup/Hold with respect to CLK
(IOBDELAY_TYPE = DEFAULT)
6.64
–5.99
7.63
–5.99
8.84
–5.99
ns
D pin Setup/Hold with respect to CLK
(IOBDELAY_TYPE = FIXED, IOBDELAY_VALUE = 0)(1)
0.81
–0.63
0.87
–0.63
1.09
–0.63
ns
Combinatorial
TIDI
D pin to O pin propagation delay, no Delay
0.17
0.20
0.24
ns
TIDID
D pin to O pin propagation delay
(IOBDELAY_TYPE = DEFAULT)
6.00
6.91
7.96
ns
D pin to O pin propagation delay
(IOBDELAY_TYPE = FIXED, IOBDELAY_VALUE = 0)(1)
0.74
0.79
0.99
ns
Sequential Delays
TIDLO
D pin to Q1 pin using flip-flop as a latch without Delay
0.50
0.59
0.71
ns
TIDLOD
D pin to Q1 pin using flip-flop as a latch
(IOBDELAY_TYPE = DEFAULT)
6.90
7.94
9.21
ns
D pin to Q1 pin using flip-flop as a latch
(IOBDELAY_TYPE = FIXED, IOBDELAY_VALUE = 0)(1)
1.07
1.18
1.45
ns
TICKQ
CLK to Q outputs
0.53
0.60
0.72
ns
TICE1Q
CE1 pin to Q1 using flip-flop as a latch, propagation delay
0.90
1.06
1.27
ns
TRQ
SR/REV pin to OQ/TQ out
1.70
2.03
2.44
ns
TGSRQ
Global Set/Reset to Q outputs
1.54
1.73
2.03
ns
Set/Reset
TRPW
Minimum Pulse Width, SR/REV inputs
0.53
0.59
0.70
ns,
Min
Notes:
1.
Recorded at 0 tap value. Refer to Timing Report for other values.
相关PDF资料
PDF描述
XC4VLX15-12FFG676C FPGA, 1536 CLBS, 1205 MHz, PBGA676
XC4VFX100-10FF1152I FPGA, 10544 CLBS, 1028 MHz, PBGA1152
XC4VFX100-10FF1517I FPGA, 10544 CLBS, 1028 MHz, PBGA1517
XC4VFX100-11FF1152I FPGA, 10544 CLBS, 1181 MHz, PBGA1152
XC4VFX100-11FF1517I FPGA, 10544 CLBS, 1181 MHz, PBGA1517
相关代理商/技术参数
参数描述
XC4VLX15-11SF363C 制造商:Xilinx 功能描述:FPGA VIRTEX-4 13824 CELLS 90NM 1.2V 363FCBGA - Trays
XC4VLX15-11SF363I 功能描述:IC FPGA VIRTEX-4LX 363FCBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:Virtex®-4 LX 产品变化通告:Step Intro and Pkg Change 11/March/2008 标准包装:1 系列:Virtex®-5 SXT LAB/CLB数:4080 逻辑元件/单元数:52224 RAM 位总计:4866048 输入/输出数:480 门数:- 电源电压:0.95 V ~ 1.05 V 安装类型:表面贴装 工作温度:-40°C ~ 100°C 封装/外壳:1136-BBGA,FCBGA 供应商设备封装:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XC4VLX15-11SFG363C 功能描述:IC FPGA VIRTEX-4 LX 15K 363FCBGA RoHS:是 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:Virtex®-4 LX 产品变化通告:Step Intro and Pkg Change 11/March/2008 标准包装:1 系列:Virtex®-5 SXT LAB/CLB数:4080 逻辑元件/单元数:52224 RAM 位总计:4866048 输入/输出数:480 门数:- 电源电压:0.95 V ~ 1.05 V 安装类型:表面贴装 工作温度:-40°C ~ 100°C 封装/外壳:1136-BBGA,FCBGA 供应商设备封装:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XC4VLX15-11SFG363I 功能描述:IC FPGA VIRTEX-4 LX 15K 363FCBGA RoHS:是 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:Virtex®-4 LX 产品变化通告:Step Intro and Pkg Change 11/March/2008 标准包装:1 系列:Virtex®-5 SXT LAB/CLB数:4080 逻辑元件/单元数:52224 RAM 位总计:4866048 输入/输出数:480 门数:- 电源电压:0.95 V ~ 1.05 V 安装类型:表面贴装 工作温度:-40°C ~ 100°C 封装/外壳:1136-BBGA,FCBGA 供应商设备封装:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XC4VLX15-12FF668C 制造商:Xilinx 功能描述:FPGA VIRTEX-4 13824 CELLS 90NM 1.2V 668FCBGA - Trays