参数资料
型号: AD9511BCPZ-REEL7
厂商: Analog Devices Inc
文件页数: 22/60页
文件大小: 0K
描述: IC CLOCK DIST 5OUT PLL 48LFCSP
标准包装: 750
类型: 扇出缓冲器(分配),除法器
PLL:
输入: 时钟
输出: CMOS,LVDS,LVPECL
电路数: 1
比率 - 输入:输出: 2:5
差分 - 输入:输出: 是/是
频率 - 最大: 1.2GHz
除法器/乘法器: 是/无
电源电压: 3.135 V ~ 3.465 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 48-VFQFN 裸露焊盘,CSP
供应商设备封装: 48-LFCSP-VQ(7x7)
包装: 带卷 (TR)
AD9511
Rev. A | Page 29 of 60
FUNCTIONAL DESCRIPTION
OVERALL
Figure 33 shows a block diagram of the AD9511. The chip
combines a programmable PLL core with a configurable clock
distribution system. A complete PLL requires the addition of a
suitable external VCO (or VCXO) and loop filter. This PLL can
lock to a reference input signal and produce an output that is
related to the input frequency by the ratio defined by the
programmable R and N dividers. The PLL cleans up some jitter
from the external reference signal, depending on the loop
bandwidth and the phase noise performance of the VCO
(VCXO).
The output from the VCO (VCXO) can be applied to the clock
distribution section of the chip, where it can be divided by any
integer value from 1 to 32. The duty cycle and relative phase of
the outputs can be selected. There are three LVPECL outputs
(OUT0, OUT1, and OUT2) and two outputs that can be either
LVDS or CMOS level outputs (OUT3 or OUT4). OUT4 can
also make use of a variable delay block.
Alternatively, the clock distribution section can be driven
directly by an external clock signal, and the PLL can be powered
off. Whenever the clock distribution section is used alone, there
is no clock clean-up. The jitter of the input clock signal is
passed along directly to the distribution section and may
dominate at the clock outputs.
PLL SECTION
The AD9511 consists of a PLL section and a distribution
section. If desired, the PLL section can be used separately from
the distribution section.
The AD9511 has a complete PLL core on-chip, requiring only
an external loop filter and VCO/VCXO. This PLL is based on
the ADF4106, a PLL noted for its superb low phase noise
performance. The operation of the AD9511 PLL is nearly
identical to that of the ADF4106, offering an advantage to those
with experience with the ADF series of PLLs. Differences
include the addition of differential inputs at REFIN and CLK2,
and a different control register architecture. Also, the prescaler
has been changed to allow N as low as 1. The AD9511 PLL
implements the digital lock detect feature somewhat differently
than the ADF4106 does, offering improved functionality at
higher PFD rates. See the Register Map Description section.
PLL Reference Input—REFIN
The REFIN/REFINB pins can be driven by either a differential
or a single-ended signal. These pins are internally self-biased so
that they can be ac-coupled via capacitors. It is possible to dc-
couple to these inputs. If REFIN is driven single-ended, the
unused side (REFINB) should be decoupled via a suitable
capacitor to a quiet ground. Figure 34 shows the equivalent
circuit of REFIN.
05286-033
VS
REFIN
REFINB
150
Ω
150
Ω
10k
Ω
12k
Ω
10k
Ω
10k
Ω
Figure 34. REFIN Equivalent Circuit
VCO/VCXO Clock Input—CLK2
The CLK2 differential input is used to connect an external VCO
or VCXO to the PLL. Only the CLK2 input port has a
connection to the PLL N divider. This input can receive up to
1.6 GHz. These inputs are internally self-biased and must be ac-
coupled via capacitors.
Alternatively, CLK2 may be used as an input to the distribution
section. This is accomplished by setting Register 45h<0> = 0b.
The default condition is for CLK1 to feed the distribution section.
05286-016
VS
CLOCK INPUT
STAGE
CLK
CLKB
5k
Ω
5k
Ω
2.5k
Ω
2.5k
Ω
Figure 35. CLK1, CLK2 Equivalent Input Circuit
PLL Reference Divider—R
The REFIN/REFINB inputs are routed to reference divider, R,
which is a 14-bit counter. R may be programmed to any value
from 1 to 16383 (a value of 0 results in a divide by 1) via its
control register (OBh<5:0>, OCh<7:0>). The output of the R
divider goes to one of the phase/frequency detector inputs. The
maximum allowable frequency into the phase, frequency
detector (PFD) must not be exceeded. This means that the
REFIN frequency divided by R must be less than the maximum
allowable PFD frequency. See Figure 34.
VCO/VCXO Feedback Divider—N (P, A, B)
The N divider is a combination of a prescaler, P, (3 bits) and two
counters, A (6 bits) and B (13 bits). Although the AD9511’s PLL
is similar to the ADF4106, the AD9511 has a redesigned
prescaler that allows lower values of N. The prescaler has both a
dual modulus (DM) and a fixed divide (FD) mode. The
AD9511 prescaler modes are shown in Table 14.
相关PDF资料
PDF描述
AD9512UCPZ-EP-R7 IC CLOCK DIST 5OUT PLL 48LFCSP
AD9512UCPZ-EP IC CLOCK DIST 5OUT PLL 48LFCSP
AD9513BCPZ-REEL7 IC CLOCK DIST 3OUT PLL 32LFCSP
AD9514BCPZ-REEL7 IC CLOCK DIST 3OUT PLL 32LFCSP
AD9515BCPZ-REEL7 IC CLOCK DIST 2OUT PLL 32LFCSP
相关代理商/技术参数
参数描述
AD9511-VCO/PCB 制造商:Analog Devices 功能描述:EVAL BD FOR AD9511 1.2 GHZ CLOCK DISTRIBUTION IC, PLL CORE,D - Bulk
AD9512 制造商:AD 制造商全称:Analog Devices 功能描述:800 MHz Clock Distribution IC,1.5 GHz Inputs, Dividers, Delay Adjust, Five Outputs
AD9512/PCB 制造商:Analog Devices 功能描述:Evaluation Kit For 1.2 GHZ Clock Distribution IC, 1.6 GHZ Inputs, Dividers, Delay Adjust, Five Outputs 制造商:Analog Devices 功能描述:EVAL KIT FOR 1.2 GHZ CLOCK DISTRIBUTION IC, 1.6 GHZ INPUTS, - Bulk
AD9512/PCBZ 功能描述:BOARD EVAL FOR AD9512 RoHS:是 类别:编程器,开发系统 >> 评估演示板和套件 系列:- 标准包装:1 系列:PSoC® 主要目的:电源管理,热管理 嵌入式:- 已用 IC / 零件:- 主要属性:- 次要属性:- 已供物品:板,CD,电源
AD9512BCPZ 功能描述:IC CLOCK DIST 5OUT PLL 48LFCSP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:2,000 系列:- 类型:PLL 时钟发生器 PLL:带旁路 输入:LVCMOS,LVPECL 输出:LVCMOS 电路数:1 比率 - 输入:输出:2:11 差分 - 输入:输出:是/无 频率 - 最大:240MHz 除法器/乘法器:是/无 电源电压:3.135 V ~ 3.465 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:32-LQFP 供应商设备封装:32-TQFP(7x7) 包装:带卷 (TR)