参数资料
型号: ICS1893AFLFT
厂商: IDT, Integrated Device Technology Inc
文件页数: 120/136页
文件大小: 0K
描述: PHYCEIVER LOW PWR 3.3V 48-SSOP
标准包装: 1,000
系列: PHYceiver™
类型: PHY 收发器
规程: MII
电源电压: 3.14 V ~ 3.47 V
安装类型: 表面贴装
封装/外壳: 48-BSSOP(0.295",7.50mm 宽)
供应商设备封装: 48-SSOP
包装: 带卷 (TR)
其它名称: 1893AFLFT
ICS1893AF, Rev D 10/26/04
October, 2004
84
Chapter 8
Management Register Set
ICS1893AF Data Sheet - Release
Copyright 2004, Integrated Circuit Systems, Inc.
All rights reserved.
8.11
Register 16: Extended Control Register
Table 8-16 lists the bits for the Extended Control Register, which the ICS1893AF provides to allow an STA
to customize the operations of the device.
Note:
1.
For an explanation of acronyms used in Table 8-16, see Chapter 1, “Abbreviations and Acronyms”.
2.
During any write operation to any bit in this register, the STA must write the default value to all
Reserved bits.
The default is the state of this pin at reset.
Table 8-16.
Extended Control Register (register 16 [0x10])
Bit
Definition
When Bit = 0
When Bit = 1
Ac-
cess
SF
De-
fault
Hex
16.15
Command Override Write
enable
Disabled
Enabled
RW
SC
0
16.14
ICS reserved
Read unspecified
RW/0
0
16.13
ICS reserved
Read unspecified
RW/0
0
16.12
ICS reserved
Read unspecified
RW/0
0
16.11
ICS reserved
Read unspecified
RW/0
0
16.10
PHY Address Bit 4
For a detailed explanation of this bit’s operation,
see Section 6.5, “Status Interface”.
RO
P4RD
16.9
PHY Address Bit 3
For a detailed explanation of this bit’s operation,
see Section 6.5, “Status Interface”.
RO
P3TD
16.8
PHY Address Bit 2
For a detailed explanation of this bit’s operation,
see Section 6.5, “Status Interface”.
RO
P2LI
16.7
PHY Address Bit 1
For a detailed explanation of this bit’s operation,
see Section 6.5, “Status Interface”.
RO
P1CL
16.6
PHY Address Bit 0
For a detailed explanation of this bit’s operation,
see Section 6.5, “Status Interface”.
RO
P0AC
16.5
Stream Cipher Test Mode
Normal operation
Test mode
RW
0
16.4
ICS reserved
Read unspecified
RW/0
16.3
NRZ/NRZI encoding
NRZ encoding
NRZI encoding
RW
1
8
16.2
Transmit invalid codes
Disabled
Enabled
RW
0
16.1
ICS reserved
Read unspecified
RW/0
0
16.0
Stream Cipher disable
Stream Cipher enabled Stream Cipher disabled
RW
0
相关PDF资料
PDF描述
IDT723641L20PF8 IC FIFO SYNC 1024X36 120-TQFP
IDT723631L20PQF IC FIFO SYNC 512X36 132-PQFP
ICS1893BFLFT PHYCEIVER LOW PWR 3.3V 48-SSOP
IDT723631L20PF IC FIFO SYNC 512X36 120-TQFP
VE-26F-IW-F2 CONVERTER MOD DC/DC 72V 100W
相关代理商/技术参数
参数描述
ICS1893AFT 功能描述:PHYCEIVER LOW PWR 3.3V 48-SSOP RoHS:否 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:PHYceiver™ 标准包装:1,000 系列:- 类型:收发器 驱动器/接收器数:2/2 规程:RS232 电源电压:3 V ~ 5.5 V 安装类型:表面贴装 封装/外壳:16-SOIC(0.295",7.50mm 宽) 供应商设备封装:16-SOIC 包装:带卷 (TR)
ICS1893AG 制造商:ICS 制造商全称:ICS 功能描述:3.3 V 10Base-T/100Base-TX Integrated PHYceiver-TM
ICS1893AGI 制造商:ICS 制造商全称:ICS 功能描述:3.3 V 10Base-T/100Base-TX Integrated PHYceiver-TM
ICS1893AGILF 制造商:ICS 制造商全称:ICS 功能描述:3.3 V 10Base-T/100Base-TX Integrated PHYceiver-TM
ICS1893AGLF 制造商:ICS 制造商全称:ICS 功能描述:3.3 V 10Base-T/100Base-TX Integrated PHYceiver-TM