参数资料
型号: IPR-SDRAM/DDR
厂商: Altera
文件页数: 15/106页
文件大小: 0K
描述: IP DDR SDRAM CONTROLLER RENEW
标准包装: 1
系列: *
类型: MegaCore
功能: DDR SDRAM 控制器
许可证: 续用许可证
Chapter 2: Getting Started
2–5
SOPC Builder Design Flow
6. Turn on Advanced Mode , and click the Project Settings tab.
7. Ensure Update the example design file that instantiates the controller variation
is turned on, so that the IP Toolbench automatically updates the example design
and the testbench.
Constraints
To choose the constraints for your device, follow these steps:
1
If you chose to target an Altera board, all the constraint settings are correct for that
board.
1. Click Step 2: Constraints .
2. Select the positions on the device for each of the DDR SDRAM byte groups. To
place a byte group, select the byte group in the drop-down menu at your chosen
position.
1
1
The floorplan matches the orientation of the Quartus II floorplanner. The
layout represents the die as viewed from above. A byte group consists of
four or eight DQ pins, a DM pin, and a DQS pin.
IP Toolbench chooses the correct positions, if you are using an Altera board
preset.
Add/Update Component
To add or update the component and generate the system, follow these steps:
1. Click Step 3: Add/Update Component , to add the custom variation to SOPC
Builder.
2. SOPC Builder uses the module name (default ddr_sdram_0 ) for the variation
name of your DDR or DDR2 SDRAM Controller. You can change this name if you
want to.
3. In SOPC Builder, create the rest of your SOPC Builder system.
4. Optional. Click the System Generation tab and turn on Simulation . Create
project simulator files. to create simulation files for your project.
c
f
Only use these simulation model output files for simulation purposes and expressly
not for synthesis or any other purposes. Using these models for synthesis creates a
nonfunctional design.
For more information on the Nios II simulation flow, refer to volume 4 of the Quartus
II Handbook .
5. On the System Generation tab , click Generate .
1
Before you click Generate , you must add at least one Avalon-MM master to
your system.
? March 2009
Altera Corporation
相关PDF资料
PDF描述
GEC49DRYH CONN EDGECARD 98POS DIP .100 SLD
GCC25DRXS CONN EDGECARD 50POS DIP .100 SLD
IPR-RSENC IP REED-SOLOMON ENCODER RENEW
EBC43DRTS CONN EDGECARD 86POS DIP .100 SLD
ECC36DCAI CONN EDGECARD 72POS R/A .100 SLD
相关代理商/技术参数
参数描述
IP-RSENC 功能描述:开发软件 Reed-Solomon Encoder MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-SLITE2 功能描述:开发软件 SerialLite II MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-SRAM/QDRII 功能描述:开发软件 QDRII SRAM Control MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-SSIP 功能描述:开发软件 Crypto Bundle BU Solution RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-TRIETHERNET 功能描述:开发软件 Triple Speed Ethernt MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors