参数资料
型号: MC68MH360VR33LR2
厂商: Freescale Semiconductor
文件页数: 98/158页
文件大小: 0K
描述: IC MPU QUICC 33MHZ 357-PBGA
标准包装: 180
系列: M683xx
处理器类型: M683xx 32-位
速度: 33MHz
电压: 5V
安装类型: 表面贴装
封装/外壳: 357-BBGA
供应商设备封装: 357-PBGA(25x25)
包装: 带卷 (TR)
QMC Supplement
2.4 Channel-Specic Parameters
The channel-specic parameters are located in the lower part of the dual-ported RAM. Each
channel occupies 64 bytes of parameters. Physical time slots can be matched to logical
channels in several combinations. Unused logical channels leave a hole in the channel-
specic parameters that can be used for buffer descriptors for the other SCCs.
The channel-specic area determines the operating mode—HDLC or transparent. Several
entries take on different meanings depending on the protocol chosen.
2.4.1 Channel-Specic HDLC Parameters
Table 2-4 describes the channel-specic HDLC parameters. Boldfaced parameters must be
initialized by the user.
Table 2-4. Channel-Specific HDLC Parameters
Offset
Name
Width
(Bits)
Description
00
TBASE
16
Tx buffer descriptor base address—Offset of the channel’s transmit buffer
descriptor table relative to MCBASE, host-initialized. See Figure 2-2.
02
CHAMR
16
Channel mode register. See Section 2.4.1.1, “CHAMR—Channel Mode Register
(HDLC).”
04
TSTATE
32
Tx internal state —TSTATE denes the internal Tx state.
Host-initialized to 0x3800
_0000—FC = 8, Motorola mode for MH360.
Host-initialized to 0x3000
_0000— AT = 0, Motorola mode for 860MH.
Initialize before enabling the channel. See Section 2.4.1.2, “TSTATE—Tx Internal
State (HDLC).”
08
32
Tx internal data pointer—Points to current absolute address of channel.
0C
TBPTR
16
Tx buffer descriptor pointer (host-initialized to TBASE before enabling the channel
or after a fatal error before reinitializing the channel again)—Offset of current BD
relative to MCBASE. See Table 2-1. MCBASE + TBPTR gives the address for the
BD in use.
0E
16
Tx internal byte count—Number of remaining bytes
10
TUPACK
32
(Tx Temp) Unpack 4 bytes from 1 long word
14
ZISTATE
32
Zero-insertion state (host-initialized to 0x0000
_0100 for HDLC or transparent
operation)—Contains the previous state of the zero-insertion state machine.
18
TCRC
32
Temp transmit CRC—Temp value of CRC calculation result
1C
INTMSK
16
Channel’s interrupt mask ags—See Section 2.4.1.3, “INTMSK—Interrupt Mask
(HDLC).”
1E
BDFlags
16
Temp
20
RBASE
16
Rx buffer descriptor offset (host-initialized)— Denes the offset of the channel’s
receive BD table relative to MCBASE (64-Kbyte table). See Figure 2-2.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.
相关PDF资料
PDF描述
MC68MH360VR25LR2 IC MPU QUICC 25MHZ 357-PBGA
MC68MH360VR25L IC MPU QUICC 25MHZ 357-PBGA
MC68MH360CVR25L IC MPU QUICC 25MHZ 357-PBGA
HMC40DTEI CONN EDGECARD 80POS .100 EYELET
FMC50DRAS-S734 CONN EDGECARD 100PS .100 R/A SLD
相关代理商/技术参数
参数描述
MC68MH360ZP25L 功能描述:IC MPU 32BIT QUICC 357-PBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - 微处理器 系列:M683xx 标准包装:2 系列:MPC8xx 处理器类型:32-位 MPC8xx PowerQUICC 特点:- 速度:133MHz 电压:3.3V 安装类型:表面贴装 封装/外壳:357-BBGA 供应商设备封装:357-PBGA(25x25) 包装:托盘
MC68MH360ZP25LR2 功能描述:IC MPU QUICC 25MHZ 357-PBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - 微处理器 系列:M683xx 标准包装:1 系列:MPC85xx 处理器类型:32-位 MPC85xx PowerQUICC III 特点:- 速度:1.2GHz 电压:1.1V 安装类型:表面贴装 封装/外壳:783-BBGA,FCBGA 供应商设备封装:783-FCPBGA(29x29) 包装:托盘
MC68MH360ZP25VL 功能描述:IC MPU QUICC ETHER 25MHZ 357PBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - 微处理器 系列:M683xx 标准包装:2 系列:MPC8xx 处理器类型:32-位 MPC8xx PowerQUICC 特点:- 速度:133MHz 电压:3.3V 安装类型:表面贴装 封装/外壳:357-BBGA 供应商设备封装:357-PBGA(25x25) 包装:托盘
MC68MH360ZP33K 制造商:Freescale Semiconductor 功能描述:MULTI HDLC QUICC32 - Trays
MC68MH360ZP33L 功能描述:IC MPU 32BIT QUICC 357-PBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - 微处理器 系列:M683xx 标准包装:2 系列:MPC8xx 处理器类型:32-位 MPC8xx PowerQUICC 特点:- 速度:133MHz 电压:3.3V 安装类型:表面贴装 封装/外壳:357-BBGA 供应商设备封装:357-PBGA(25x25) 包装:托盘