参数资料
型号: TRC103
厂商: RFM
文件页数: 16/65页
文件大小: 0K
描述: RFIC TRANSCEIVER MULTI-CHANNEL F
标准包装: 1
系列: TRC
频率: 863MHz ~ 960MHz
数据传输率 - 最大: 100kbps
调制或协议: FSK,OOK
应用: 通用
功率 - 输出: 11dBm
灵敏度: -112dBm
电源电压: 2.1 V ~ 3.6 V
电流 - 接收: 4mA
电流 - 传输: 30mA
数据接口: PCB,表面贴装
天线连接器: PCB,表面贴装
工作温度: -40°C ~ 85°C
封装/外壳: 32-QFN
包装: 标准包装
产品目录页面: 583 (CN2011-ZH PDF)
其它名称: 583-1095-6
When the TRC103 is in receive mode and MCFG01_Mode [5] bit is set to 1, all of the blocks described above are
enabled. In a normal communication frame, the data stream is comprised of preamble bytes, a start pattern and
the data. Upon receipt of a matching start pattern the receiver recognizes the start of data, strips off the preamble
and start pattern, and stores the data in the FIFO for retrieval by the host microcontroller. This automated data
extraction reduces the loading on the host microcontroller.
The IRQCFG0E_Start_Fill[7] bit determines how the FIFO is filled. If IRQCFG0E_Start_Fill[7] is set to 0, data
only fills the FIFO when a pattern match is detected. Received data bits are shifted into the pattern recognition
block which continuously compares the received data with the contents of the SYNCFG registers. If a match oc-
curs, the pattern matching block output is set for one bit period and the IRQCFG0E_Start_Det[6] bit is also set.
This internal signal can be mapped to the IRQ0 output using interrupt signal mapping. Once a pattern match has
occurred, the pattern recognition block will remain inactive until IRQCFG0E_Start_Det[6] bit is reset.
If IRQCFG0E_Start_Fill[7] is set to 1, FIFO filling is initiated by asserting IRQCFG0E_Start_Det[6] . Once 64
bytes have been written to the FIFO the IRQCFG0D_FIFOFULL[2] signal is set. Data should then be read out. If
no action is taken, the FIFO will overflow and subsequent data will be lost. If this occurs the IRQCFG0D_
FIFO_OVR[0] bit is set to 1. The IRQCFG0D_FIFOFULL[2] signal can be mapped to pin IRQ1 as an interrupt for
a microcontroller if IRQCFG0D_RX_IRQ1[5..4] is set to 01. To recover from an overflow, a 1 must be written to
IRQCFG0D_ FIFO_OVR[0] . This clears the contents of the FIFO, resets all FIFO status flags and re-initiates pat-
tern matching. Pattern matching can also be re-initiated during a FIFO filling sequence by writing a 1 to
IRQCFG0E_Start_Det[6] .
The details of the FIFO filling process are shown in Figure 12. As the first byte is written into the FIFO, signal
IRQCFG0D_nFIFOEMPY[1] is set indicating at least one byte is present. The host microcontroller can then read
the contents of the FIFO through the SPI interface. When all data is read from the FIFO, IRQCFG0D_
nFIFOEMPY[1] is reset. When the last bit of the 64 th byte has been written into the FIFO, signal IRQCFG0D_
FIFOFULL[2] is set. Data must be read before the next byte is received or it will be overwritten.
The IRQCFG0D_nFIFOEMPY[1] signal can be used as an interrupt signal for the host microcontroller by map-
ping to pin IRQ0 if IRQCFG0D_RX_IRQ0[7..6] is set to 10. Alternatively, the WRITE_byte signal may also be
used as an interrupt if IRQCFG0D_RX_IRQ0[7..6] is set to 01.
Demodulation in Buffered data mode occurs in the same way as in Continuous data mode. Received data is di-
rectly read from the FIFO and the DATA and DCLK pins are not used. Data and clock recovery in Buffered data
mode is automatically enabled. DCLK is not externally available.
The pattern recognition block is automatically enabled in buffered mode. The Start Pattern Detect (PATTERN)
signal can be mapped to pin IRQ0. In Buffered data mode RSSI operates the same way as in Continuous data
mode. However, RSSI_IRQ may be mapped to IRQ1 instead of to IRQ0 in continuous mode.
www.RFM.com E-mail: info@rfm.com
? 2009-2010 by RF Monolithics, Inc.
Technical support +1.800.704.6079
Page 16 of 65
TRC103 - 11/29/12
相关PDF资料
PDF描述
UPC8179TB-A IC AMPLIFIER LOW CURRENT SOT363
UPC8178TB-E3-A IC AMPLIFIER LOW CURRENT SOT363
DP-241-7-16 XFRMR PWR 115/230V 16VCT 3.5A
UPC8178TB-A IC AMPLIFIER LOW CURRENT SOT363
UPC2771TB-A MMIC AMP 3V 2.4GHZ SOT363
相关代理商/技术参数
参数描述
TRC1036 制造商:未知厂家 制造商全称:未知厂家 功能描述:10/100M Single Port Transformer Modules
TRC104 功能描述:射频收发器 Transceiver 2.4 GHz Multi-channel GFSK RoHS:否 制造商:Atmel 频率范围:2322 MHz to 2527 MHz 最大数据速率:2000 Kbps 调制格式:OQPSK 输出功率:4 dBm 类型: 工作电源电压:1.8 V to 3.6 V 最大工作温度:+ 85 C 接口类型:SPI 封装 / 箱体:QFN-32 封装:Tray
TRC1044 制造商:未知厂家 制造商全称:未知厂家 功能描述:10/100M Single Port Transformer Modules
TRC105 功能描述:射频收发器 Transceiver 300-510 MHz, Multi-chnl FSK RoHS:否 制造商:Atmel 频率范围:2322 MHz to 2527 MHz 最大数据速率:2000 Kbps 调制格式:OQPSK 输出功率:4 dBm 类型: 工作电源电压:1.8 V to 3.6 V 最大工作温度:+ 85 C 接口类型:SPI 封装 / 箱体:QFN-32 封装:Tray
TRC1053 制造商:未知厂家 制造商全称:未知厂家 功能描述:10/100M Single Port Transformer Modules