
Preliminary User’s Manual U16031EJ2V1UD
26
LIST OF TABLES (1/2)
Table No.
Title
Page
3-1
Program Registers ........................................................................................................................................70
3-2
System Register Numbers ............................................................................................................................71
3-3
Interrupt/Exception Table..............................................................................................................................79
4-1
Bus Cycles in Which Wait Function Is Valid................................................................................................158
4-2
Bus Priority Order .......................................................................................................................................181
5-1
Example of Interval Factor Settings ............................................................................................................238
6-1
Targets of 2-Cycle Transfer ........................................................................................................................278
6-2
Active Width of DMAAKn Signal for 2-Cycle Transfer.................................................................................279
6-3
Correlation Between External Access (Execution to External I/O/External Memory)
and Active Width of DMAAKn Signal ..........................................................................................................279
6-4
Minimum Value of Active Width of DMAAKn Signal During 2-Cycle Transfer.............................................281
6-5
Relationship Between Transfer Type and Transfer Object .........................................................................302
6-6
External Bus Cycles During DMA Transfer .................................................................................................304
6-7
Number of Minimum Execution Clocks in DMA Cycle.................................................................................312
7-1
Interrupt/Exception Source List ...................................................................................................................317
7-2
Addresses and Bits of Interrupt Control Registers ......................................................................................333
8-1
Operation Status of Each Clock ..................................................................................................................376
8-2
Frequency List ............................................................................................................................................376
8-3
Frequency Fluctuation of BUSCLK .............................................................................................................378
8-4
Operation Status in HALT Mode .................................................................................................................387
8-5
Operation After HALT Mode Is Released by Interrupt Request ..................................................................388
8-6
Operation Status in IDLE Mode ..................................................................................................................391
8-7
Operation After IDLE Mode Is Released by Interrupt Request ...................................................................392
8-8
Operation Status in Software STOP Mode .................................................................................................395
8-9
Operation After Software STOP Mode Is Released by Interrupt Request...................................................396
8-10
Operation If Software STOP Mode Is Set in Interrupt Servicing Routine ....................................................397
8-11
Counting Time Examples............................................................................................................................400
9-1
Timer C Configuration.................................................................................................................................402
9-2
TOCn Output Control ..................................................................................................................................422
9-3
Timer D Configuration.................................................................................................................................431
9-4
Timer ENC1 Configuration ..........................................................................................................................442
9-5
Timer ENC1 (TMENC1n) Clear Conditions.................................................................................................445
9-6
Relationship Between NCW1n Register Set Value and Noise Elimination Width .......................................459
9-7
Capture Trigger Signal (TMENC1n) to 16-Bit Capture Register .................................................................462
9-8
List of Count Operations in UDC Mode.......................................................................................................464
10-1
Division Value of 16-Bit Counter .................................................................................................................487
10-2
Generated Interrupts and Default Priorities.................................................................................................499