参数资料
型号: MT18HTF12872G-40EC2
元件分类: DRAM
英文描述: 128M X 72 DDR DRAM MODULE, 0.6 ns, DMA240
封装: DIMM-240
文件页数: 25/36页
文件大小: 672K
代理商: MT18HTF12872G-40EC2
512MB, 1GB, 2GB (x72, REGISTERED)
PC2-3200, PC2-4300, 240-Pin DDR2 SDRAM DIMM
09005aef80e5e626
Micron Technology, Inc., reserves the right to change products or specifications without notice.
HTF18C64_128_256x72G_A.fm - Rev. A 9/03 EN
31
2003 Micron Technology. Inc.
SPD Clock and Data Conventions
Data states on the SDA line can change only during
SCL LOW. SDA state changes during SCL HIGH are
reserved for indicating start and stop conditions (Fig-
SPD Start Condition
All commands are preceded by the start condition,
which is a HIGH-to-LOW transition of SDA when SCL
is HIGH. The SPD device continuously monitors the
SDA and SCL lines for the start condition and will not
respond to any command until this condition has been
met.
SPD Stop Condition
All communications are terminated by a stop condi-
tion, which is a LOW-to-HIGH transition of SDA when
SCL is HIGH. The stop condition is also used to place
the SPD device into standby power mode.
SPD Acknowledge
Acknowledge is a software convention used to indi-
cate successful data transfers. The transmitting device,
either master or slave, will release the bus after trans-
mitting eight bits. During the ninth clock cycle, the
receiver will pull the SDA line LOW to acknowledge
that it received the eight bits of data (Figure 14,
The SPD device will always respond with an
acknowledge after recognition of a start condition and
its slave address. If both the device and a WRITE oper-
ation have been selected, the SPD device will respond
with an acknowledge after the receipt of each subse-
quent eight-bit word. In the read mode the SPD device
will transmit eight bits of data, release the SDA line and
monitor the line for an acknowledge. If an acknowl-
edge is detected and no stop condition is generated by
the master, the slave will continue to transmit data. If
an acknowledge is not detected, the slave will termi-
nate further data transmissions and await the stop
condition to return to standby power mode.
Figure 12: Data Validity
Figure 13: Definition of Start and Stop
Figure 14: Acknowledge Response From Receiver
SCL
SDA
DATA STABLE
DATA
CHANGE
SCL
SDA
START
BIT
STOP
BIT
SCL from Master
Data Output
from Transmitter
Data Output
from Receiver
9
8
Acknowledge
相关PDF资料
PDF描述
MT18HVF6472PY-53EXX 64M X 72 DDR DRAM MODULE, 0.5 ns, DMA240
MT28C128532W30DFW-F706P85BBWT SPECIALTY MEMORY CIRCUIT, PBGA77
MT28C128564W30DBW-F706P85KBTWT SPECIALTY MEMORY CIRCUIT, PBGA77
MT28C128532W30EFW-F705-P856KBBWT SPECIALTY MEMORY CIRCUIT, PBGA77
MT28C128532W18EFW-F605-P706BTWT SPECIALTY MEMORY CIRCUIT, PBGA77
相关代理商/技术参数
参数描述
MT18HTF12872JDY-667F1D4 制造商:Micron Technology Inc 功能描述:1GB 128MX72 DDR2 SDRAM MODULE COMMERCIAL PBF DIMM 1.8V FULLY - Bulk
MT18HTF12872M2DY-667F1B4 制造商:Micron Technology Inc 功能描述:1GB 128MX72 DDR2 SDRAM MODULE PBF DIMM 1.8V FULLY BUFFERED - Trays
MT18HTF12872M2DY-667F1B5 制造商:Micron Technology Inc 功能描述:1GB 128MX72 DDR2 SDRAM MODULE CUSTOM 1.8V FULLY BUFFERED - Trays
MT18HTF12872M2Y-53EF1 制造商:Micron Technology Inc 功能描述:1GB 128MX72 DDR2 SDRAM MODULE COMMERCIAL CUSTOM 1.8V REGISTE - Bulk
MT18HTF12872M3Y-53EF1 制造商:Micron Technology Inc 功能描述:1GB 128MX72 DDR2 SDRAM MODULE COMMERCIAL CUSTOM 1.8V REGISTE - Bulk