参数资料
型号: NT5SE8M16DS-6K
厂商: NANYA TECHNOLOGY CORP
元件分类: DRAM
英文描述: 8M X 16 SYNCHRONOUS DRAM, 5 ns, PDSO54
封装: 0.400 INCH, LEAD FREE, PLASTIC, TSOP2-54
文件页数: 18/64页
文件大小: 1153K
代理商: NT5SE8M16DS-6K
NT5SV8M16DS / NT5SV8M16DT
NT5SE8M16DS / NT5SE8M16DT
128Mb Synchronous DRAM
REV 1.0
May 9, 2005
25
NANYA TECHNOLOGY CORPORATION
NANYA reserves the right to change products and specifications without notice.
Automatic Refresh Command (CAS before RAS Refresh)
When CS, RAS, and CAS are held low with CKE and WE high at the rising edge of the clock, the chip enters the Automatic
Refresh mode (CBR). All banks of the SDRAM must be precharged and idle for a minimum of the Precharge time (tRP) before
the Auto Refresh Command (CBR) can be applied. An address counter, internal to the device provides the address during the
refresh cycle. No control of the external address pins is required once this cycle has started.
When the refresh cycle has completed, all banks of the SDRAM will be in the precharged (idle) state. A delay between the Auto
Refresh Command (CBR) and the next Activate Command or subsequent Auto Refresh Command must be greater than or
equal to the RAS cycle time (tRC).
Self Refresh Command
The SDRAM device has a built-in timer to accommodate Self Refresh operation. The Self Refresh Command is defined by hav-
ing CS, RAS, CAS, and CKE held low with WE high at the rising edge of the clock. All banks must be idle prior to issuing the
Self Refresh Command. Once the command is registered, CKE must be held low to keep the device in Self Refresh mode.
When the SDRAM has entered Self Refresh mode all of the external control signals, except CKE, are disabled. The clock is
internally disabled during Self Refresh Operation to save power. The user may halt the external clock while the device is in Self
Refresh mode, however, the clock must be restarted before the device can exit Self Refresh operation. Once the clock is
cycling, the device will exit Self Refresh operation after CKE is returned high. A minimum delay time is required when the device
exits Self Refresh Operation and before the next command can be issued. This delay is equal to the RAS cycle time (tRC) plus
the Self Refresh exit time (tSREX).
相关PDF资料
PDF描述
NT5SV8M8DT-7 8M X 8 SYNCHRONOUS DRAM, 5.4 ns, PDSO54
NTC1111-20MHZ Analog IC
NTC1111-SERIES Analog IC
NTC1120-12.8MHZ Analog IC
NTC1120-20MHZ Analog IC
相关代理商/技术参数
参数描述
NT5SV16M16AT 制造商:未知厂家 制造商全称:未知厂家 功能描述:256Mb Synchronous DRAM
NT5SV16M16AT-75B 制造商:未知厂家 制造商全称:未知厂家 功能描述:256Mb Synchronous DRAM
NT5SV16M16AT-75BL 制造商:未知厂家 制造商全称:未知厂家 功能描述:256Mb Synchronous DRAM
NT5SV16M16AT-7K 制造商:未知厂家 制造商全称:未知厂家 功能描述:256Mb Synchronous DRAM
NT5SV16M16AT-7KL 制造商:未知厂家 制造商全称:未知厂家 功能描述:256Mb Synchronous DRAM