参数资料
型号: W9725G6KB-25I
厂商: Winbond Electronics
文件页数: 66/87页
文件大小: 0K
描述: IC DDR2 SDRAM 256MBIT 84WBGA
标准包装: 209
格式 - 存储器: RAM
存储器类型: DDR2 SDRAM
存储容量: 256M(16Mx16)
速度: 2.5ns
接口: 并联
电源电压: 1.7 V ~ 1.9 V
工作温度: -40°C ~ 95°C
封装/外壳: 84-TFBGA
供应商设备封装: 84-WBGA(8x12.5)
包装: *
其它名称: Q7118748
W9725G6KB
10.12 AC Input Test Conditions
CONDITION
Input reference voltage
Input signal maximum peak to peak swing
Input signal minimum slew rate
SYMBOL
V REF
V SWING(MAX)
SLEW
VALUE
0.5 x V DDQ
1.0
1.0
UNIT
V
V
V/nS
NOTES
1
1
2, 3
Notes:
1. Input waveform timing is referenced to the input signal crossing through the VIH/IL(ac) level applied to the device under test.
2. The input signal minimum slew rate is to be maintained over the range from VREF to VIH(ac) min for rising edges and the
range from VREF to VIL(ac) max for falling edges as shown in the below figure.
3. AC timings are referenced with input waveforms switching from VIL(ac) to VIH(ac) on the positive transitions and VIH(ac) to
VIL(ac) on the negative transitions.
10.13 Differential Input/Output AC Logic Levels
PARAMETER
AC differential input voltage
AC differential cross point input voltage
AC differential cross point output voltage
SYM.
V ID (ac)
V IX (ac)
V OX (ac)
MIN.
0.5
0.5 x VDDQ - 0.175
0.5 x VDDQ - 0.125
MAX.
VDDQ + 0.6
0.5 x VDDQ + 0.175
0.5 x VDDQ + 0.125
UNIT
V
V
V
NOTES
1
2
3
Notes:
1. VID (ac) specifies the input differential voltage |VTR -VCP | required for switching, where VTR is the true input signal (such
as CLK, LDQS or UDQS) and VCP is the complementary input signal (such as CLK , LDQS or UDQS ). The minimum
value is equal to VIH (ac) - VIL (ac).
2. The typical value of VIX (ac) is expected to be about 0.5 x VDDQ of the transmitting device and VIX (ac) is expected to track
variations in VDDQ. VIX (ac) indicates the voltage at which differential input signals must cross.
3. The typical value of VOX (ac) is expected to be about 0.5 x VDDQ of the transmitting device and VOX (ac) is expected to
track variations in VDDQ. VOX (ac) indicates the voltage at which differential output signals must cross.
V DDQ
V IH(ac) min
V IH(dc) min
V SWING(MAX)
V REF
V IL(dc) max
V TR
V DDQ
V IL(ac) max
V SS
V CP
V ID
Crossing point
V IX or V OX
Δ TF
Δ TR
V SSQ
Falling Slew =
V REF - V IL(ac) max
Δ TF
Rising Slew =
V IH(ac) min - V REF
Δ TR
Figure 28 – AC input test signal and Differential signal levels waveform
Publication Release Date: Sep. 03, 2012
- 66 -
Revision A03
相关PDF资料
PDF描述
W972GG6JB-3I IC DDR2 SDRAM 2GBITS 84WBGA
W9751G6IB-25 IC DDR2-800 SDRAM 512MB 84-WBGA
W9751G6KB-25 IC DDR2 SDRAM 512MBIT 84WBGA
W9812G6JH-6I IC SDRAM 128MBIT 54TSOPII
W9816G6IH-6I IC SDRAM 16MBIT 50TSOPII
相关代理商/技术参数
参数描述
W9725G6KB25I TR 制造商:Winbond Electronics Corp 功能描述:256M DDR2-800, X16, IND TEMP
W9725G6KB25K 制造商:WINBOND 制造商全称:Winbond 功能描述:DLL aligns DQ and DQS transitions with clock, Data masks (DM) for write data, Write Data Mask
W9725G6KB-3 制造商:WINBOND 制造商全称:Winbond 功能描述:DLL aligns DQ and DQS transitions with clock, Data masks (DM) for write data, Write Data Mask
W9725G8JB 制造商:WINBOND 制造商全称:Winbond 功能描述:8M ? 4 BANKS ? 8 BIT DDR2 SDRAM
W9725G8JB25 制造商:Winbond Electronics Corp 功能描述:DRAM Chip DDR2 SDRAM 256M-Bit 32Mx8 1.8V 60-Pin WBGA