参数资料
型号: DS3105LN+
厂商: Maxim Integrated Products
文件页数: 81/124页
文件大小: 0K
描述: IC TIMING LINE CARD 64-LQFP
产品培训模块: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
标准包装: 160
类型: 定时卡 IC,多路复用器
PLL:
主要目的: 以太网,SONET/SDH,Stratum,电信
输入: CMOS,LVDS,LVPECL,TTL
输出: CMOS,LVDS,LVPECL,TTL
电路数: 1
比率 - 输入:输出: 5:2
差分 - 输入:输出: 无/是
频率 - 最大: 312.5MHz
电源电压: 1.62 V ~ 1.98 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 64-LQFP
供应商设备封装: 64-LQFP(10x10)
包装: 托盘
DS3105
6
1.
Standards Compliance
Table 1-1. Applicable Telecom Standards
SPECIFICATION
SPECIFICATION TITLE
ANSI
T1.101
Synchronization Interface Standard, 1999
TIA/EIA-644-A
Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits, 2001
ETSI
EN 300 417-6-1
Transmission and Multiplexing (TM); Generic requirements of transport functionality of
equipment; Part 6-1: Synchronization layer functions, v1.1.3 (1999-05)
EN 300 462-3-1
Transmission and Multiplexing (TM); Generic requirements for synchronization networks; Part
3-1: The control of jitter and wander within synchronization networks, v1.1.1 (1998-05)
EN 300 462-5-1
Transmission and Multiplexing (TM); Generic requirements for synchronization networks; Part
5-1: Timing characteristics of slave cocks suitable for operation in Synchronous Digital
Hierarchy (SDH) Equipment, v1.1.2 (1998-05)
IEEE
IEEE 1149.1
Standard Test Access Port and Boundary-Scan Architecture, 1990
ITU-T
G.783
Characteristics of synchronous digital hierarchy (SDH) equipment functional blocks (10/2000
plus Amendment 1 06/2002 and Corrigendum 2 03/2003)
G.813
Timing characteristics of SDH equipment slave clocks (SEC) (03/2003)
G.823
The control of jitter and wander within digital networks which are based on the 2048 kbit/s
hierarchy (03/2000)
G.824
The control of jitter and wander within digital networks which are based on the 1544 kbit/s
hierarchy (03/2000)
G.825
The control of jitter and wander within digital networks which are based on the synchronous
digital hierarchy (SDH) (03/2000)
G.8261
Timing and synchronization aspects in packet networks (05/2006, prepublished)
G.8262
Timing characteristics of synchronous Ethernet equipment slave clock (EEC) (08/2007,
prepublished)
TELCORDIA
GR-253-CORE
SONET Transport Systems: Common Generic Criteria, Issue 3, September 2000
GR-1244-CORE
Clocks for the Synchronized Network: Common Generic Criteria, Issue 2, December 2000
相关PDF资料
PDF描述
DS3106LN+ IC TIMING LINE CARD 64-LQFP
DS3231MZ+ IC RTC I2C 8SOIC
DS3231SN#T&R IC RTC W/TCXO 16-SOIC
DS3232MZ+ IC RTC W/SRAM I2C 8SOIC
DS3232SN#T&R IC RTC W/TCXO 20-SOIC
相关代理商/技术参数
参数描述
DS3105LN+ 功能描述:计时器和支持产品 Line Card Timing IC RoHS:否 制造商:Micrel 类型:Standard 封装 / 箱体:SOT-23 内部定时器数量:1 电源电压-最大:18 V 电源电压-最小:2.7 V 最大功率耗散: 最大工作温度:+ 85 C 最小工作温度:- 40 C 封装:Reel
DS3106 制造商:MAXIM 制造商全称:Maxim Integrated Products 功能描述:Line Card Timing IC
DS3106A10SL3S(621) 制造商:Amphenol Corporation 功能描述:
DS3106A14S2S 制造商:Amphenol Corporation 功能描述:
DS3106A14S2S(621) 制造商:Amphenol Corporation 功能描述: