参数资料
型号: AD9992BBCZ
厂商: Analog Devices Inc
文件页数: 43/92页
文件大小: 0K
描述: IC CCD SGNL PROC 12BIT 105CSPBGA
产品变化通告: AD9992 Discontinuation 22/Feb/2012
标准包装: 1
类型: CCD 信号处理器,12 位
输入类型: 逻辑
输出类型: 逻辑
接口: 3 线串口
电流 - 电源: 27mA
安装类型: 表面贴装
封装/外壳: 105-LFBGA,CSPBGA
供应商设备封装: 105-CSPBGA(8x8)
包装: 托盘
AD9992
Rev. C | Page 48 of 92
Read After Exposure
To read the CCD data after exposure, the SG should resume
normal activity while the SUBCK remains null. By default,
the AD9992 generates the VSG pulses in every field. When only
a single exposure and a single frame read are desired, such as is
the case in the preview mode, the VSG and SUBCK pulses can
operate in every field.
Other applications require that more frames are read, in which
case SUBCK must be masked until the readout is finished.
The SUBCKMASK_NUM register specifies the total number of
fields (exposure and read) to mask SUBCK. A 2-field CCD
frame read mode typically requires two additional fields of
SUBCK masking (SUBCKMASK_NUM = 2). A 3-field, 6-phase
CCD requires three additional fields of SUBCK masking after
the read begins (SUBCKMASK_NUM = 3).
Note that the SUBCKMASK_SKIP1 register setting allows
SUBCK pulses at the beginning of the field of exposure.
Table 21. SUBCK and Exposure/Read Register Parameters
Register
Length
Range
Description
SGMASK_NUM
13b
0 to 8191 fields
Exposure duration (number of fields to suppress VSG) for LS operation.
SUBCKMASK_NUM
13b
0 to 8191 fields
Exposure plus readout duration (number of fields to suppress SUBCK) for LS.
SUBCKMASK_SKIP1
1b
On/off
Suppress SG/SUBCK masks for one field (default = 0). Typically set to 1.
SUBCKSTARTLINE1
13b
0, 2 to 8191 line locations
Line location to start the SUBCK pulses, relative to SGLINE location.
A value of 1 is invalid. See the SUBCK Start Line section.
13b
1 to 8191 pulses
Total number of SUBCKs per field, at 1 pulse per line. Must be <VDLEN.
1b
On/off
Suppress the SG and allow SUBCK to finish at SUBCKNUM.
SUBCK_TOG1
13b
0 to 8191 pixel locations
SUBCK Toggle Position 1.
SUBCK_TOG2
13b
0 to 8191 pixel locations
SUBCK Toggle Position 2.
SUBCK_POL
1b
Low/high
SUBCK start polarity.
SUBCKHP_TOG1
13b
0 to 8191 pixel locations
High precision SUBCK Toggle Position 1. Selectable as SG or VD updated.
SUBCKHP_TOG2
13b
0 to 8191 pixel locations
High precision SUBCK Toggle Position 2. Selectable as SG or VD updated.
1 Register is not VD updated but is updated at the start of the line after the sensor gate line.
相关PDF资料
PDF描述
VI-JN3-IY-F1 CONVERTER MOD DC/DC 24V 50W
VI-JN2-IZ-B1 CONVERTER MOD DC/DC 15V 25W
VI-JN2-IY-F4 CONVERTER MOD DC/DC 15V 50W
VI-JN2-IY-F3 CONVERTER MOD DC/DC 15V 50W
AD22050NZ IC AMP DIFF SGL SUPPLY 8-DIP
相关代理商/技术参数
参数描述
AD9992BBCZRL 功能描述:IC CCD SGNL PROC 12BIT 105CSPBGA RoHS:是 类别:集成电路 (IC) >> 接口 - 传感器和探测器接口 系列:- 其它有关文件:Automotive Product Guide 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:74 系列:- 类型:触控式传感器 输入类型:数字 输出类型:数字 接口:JTAG,串行 电流 - 电源:100µA 安装类型:表面贴装 封装/外壳:20-TSSOP(0.173",4.40mm 宽) 供应商设备封装:20-TSSOP 包装:管件
AD9993BBCZ 功能描述:IC MIXED-SIGNAL FRONT END 196BGA 制造商:analog devices inc. 系列:- 包装:托盘 零件状态:在售 类型:ADC,DAC 输入类型:LVDS 输出类型:LVDS 接口:SPI 电流 - 电源:- 工作温度:- 安装类型:表面贴装 封装/外壳:196-LFBGA,CSPBGA 供应商器件封装:196-CSPBGA(12x12) 标准包装:1
AD9993BBCZRL 功能描述:IC MIXED-SIGNAL FRONT END 196BGA 制造商:analog devices inc. 系列:- 包装:带卷(TR) 零件状态:在售 类型:ADC,DAC 输入类型:LVDS 输出类型:LVDS 接口:SPI 电流 - 电源:- 工作温度:- 安装类型:表面贴装 封装/外壳:196-LFBGA,CSPBGA 供应商器件封装:196-CSPBGA(12x12) 标准包装:1,500
AD9993-EBZ 功能描述:EVAL BOARD MXFE AD9993 制造商:analog devices inc. 系列:* 零件状态:在售 标准包装:1
AD9994 制造商:AD 制造商全称:Analog Devices 功能描述:12-Bit CCD Signal Processor with Precision Timing Generator