参数资料
型号: AD9992BBCZ
厂商: Analog Devices Inc
文件页数: 87/92页
文件大小: 0K
描述: IC CCD SGNL PROC 12BIT 105CSPBGA
产品变化通告: AD9992 Discontinuation 22/Feb/2012
标准包装: 1
类型: CCD 信号处理器,12 位
输入类型: 逻辑
输出类型: 逻辑
接口: 3 线串口
电流 - 电源: 27mA
安装类型: 表面贴装
封装/外壳: 105-LFBGA,CSPBGA
供应商设备封装: 105-CSPBGA(8x8)
包装: 托盘
AD9992
Rev. C | Page 88 of 92
Table 41. V-Sequence (VSEQ) Registers
Address
Data
Bits
Default
Value
Update
Type
Mnemonic
Description
0x00
[0]
X
SCP
CLPOBPOL
CLPOB start polarity.
[1]
X
PBLKPOL
PBLK start polarity.
[5:2]
X
HOLD
1: Enable HOLD function for each VPAT group (A, B, C, D).
[9:6]
X
VMASK_EN
1: Enable FREEZE/RESUME for each VPAT group (A, B, C, D).
[13:10]
X
CONCAT_GRP
Combine multiple VPAT groups together in one sequence. Set register equal
to 0x01 to enable.
[15:14]
X
VREP_MODE
Defines V-alternation repetition mode.
00: Single pattern alternation for all groups.
01: Two pattern alternation for all groups.
10: Three-pattern alternation for Group A. Groups B, C, and D
follow pattern {0, 1, 1, 0, 1, 1…}.
11: Four-pattern alternation for Group A. Two-pattern alternation
for Groups B, C, and D.
[19:16]
X
LASTREPLEN_EN
Enable use of last repetition counter for last repetition length of each group.
[23:20]
X
LASTTOG_EN
Enable the fifth toggle position for all V-signals in each group.
[25:24]
X
HBLK_MODE
Selection of HBLK modes:
00: HBLK Mode 0 (normal six-toggle operation).
01: HBLK Mode 1.
10: HBLK Mode 2. (Address 0x19 to Address 0x1E operate differently.)
11: Test only, do not access.
0x01
[12:0]
X
SCP
HDLENE
HD line length for even lines.
[25:13]
X
HDLENO
HD line length for odd lines.
0x02
[23:0]
X
SCP
VSGPATSEL
Selects which two toggle positions are used by each V-output when they
are configured as VSG pulses (Miscellaneous Register Address 0x1C, fixed
register area):
0: Use Toggle 1, Toggle 2.
1: Use Toggle 3, Toggle 4.
[24]
HDLENE_13
HD length Bit 13 for even lines when 14-bit H-counter is enabled.
[25]
HDLENO_13
HD length Bit 13 for odd lines when 14-bit H-counter is enabled.
0x03
[23:0]
X
SCP
VPOL_A
Starting polarities for each V-output signal (Group A).
0x04
[23:0]
X
SCP
VPOL_B
Starting polarities for each V-output signal (Group B).
0x05
[23:0]
X
SCP
VPOL_C
Starting polarities for each V-output signal (Group C).
0x06
[23:0]
X
SCP
VPOL_D
Starting polarities for each V-output signal (Group D).
0x07
[23:0]
X
SCP
GROUPSEL_0
Select which group each XV1 to XV12 signal is assigned to:
00: Group A.
01: Group B.
10: Group C.
11: Group D.
[1:0]: XV1.
[3:2]: XV2.
[23:22]: XV12.
0x08
[23:0]
X
SCP
GROUPSEL_1
Select which group each XV13 to XV24 signal is assigned to:
00: Group A.
01: Group B.
10: Group C.
11: Group D.
[1:0]: XV13.
[3:2]: XV14.
[23:22]: XV24.
相关PDF资料
PDF描述
VI-JN3-IY-F1 CONVERTER MOD DC/DC 24V 50W
VI-JN2-IZ-B1 CONVERTER MOD DC/DC 15V 25W
VI-JN2-IY-F4 CONVERTER MOD DC/DC 15V 50W
VI-JN2-IY-F3 CONVERTER MOD DC/DC 15V 50W
AD22050NZ IC AMP DIFF SGL SUPPLY 8-DIP
相关代理商/技术参数
参数描述
AD9992BBCZRL 功能描述:IC CCD SGNL PROC 12BIT 105CSPBGA RoHS:是 类别:集成电路 (IC) >> 接口 - 传感器和探测器接口 系列:- 其它有关文件:Automotive Product Guide 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:74 系列:- 类型:触控式传感器 输入类型:数字 输出类型:数字 接口:JTAG,串行 电流 - 电源:100µA 安装类型:表面贴装 封装/外壳:20-TSSOP(0.173",4.40mm 宽) 供应商设备封装:20-TSSOP 包装:管件
AD9993BBCZ 功能描述:IC MIXED-SIGNAL FRONT END 196BGA 制造商:analog devices inc. 系列:- 包装:托盘 零件状态:在售 类型:ADC,DAC 输入类型:LVDS 输出类型:LVDS 接口:SPI 电流 - 电源:- 工作温度:- 安装类型:表面贴装 封装/外壳:196-LFBGA,CSPBGA 供应商器件封装:196-CSPBGA(12x12) 标准包装:1
AD9993BBCZRL 功能描述:IC MIXED-SIGNAL FRONT END 196BGA 制造商:analog devices inc. 系列:- 包装:带卷(TR) 零件状态:在售 类型:ADC,DAC 输入类型:LVDS 输出类型:LVDS 接口:SPI 电流 - 电源:- 工作温度:- 安装类型:表面贴装 封装/外壳:196-LFBGA,CSPBGA 供应商器件封装:196-CSPBGA(12x12) 标准包装:1,500
AD9993-EBZ 功能描述:EVAL BOARD MXFE AD9993 制造商:analog devices inc. 系列:* 零件状态:在售 标准包装:1
AD9994 制造商:AD 制造商全称:Analog Devices 功能描述:12-Bit CCD Signal Processor with Precision Timing Generator