参数资料
型号: ADE7878ACPZ
厂商: Analog Devices Inc
文件页数: 56/100页
文件大小: 0K
描述: IC ENERGY METERING 3PH 40LFCSP
标准包装: 1
输入阻抗: 400 千欧
测量误差: 0.2%
电压 - 高输入/输出: 2.4V
电压 - 低输入/输出: 0.4V
电源电压: 2.4 V ~ 3.7 V
测量仪表类型: 3 相
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 40-WFQFN 裸露焊盘,CSP
供应商设备封装: 40-LFCSP-WQ(6x6)
包装: 托盘
ADE7854/ADE7858/ADE7868/ADE7878
Integration Time Under A Steady Load
The discrete time sample period (T) for the accumulation register
is 125 μs (8 kHz frequency). With full-scale pure sinusoidal signals
on the analog inputs and a 90° phase difference between the vol-
tage and the current signal (the largest possible reactive power),
the average word value representing the reactive power is PMAX =
33,516,139 = 0x1FF6A6B. If the VARTHR threshold is set at the
PMAX level, this means the DSP generates a pulse that is added
at the var-hour registers every 125 μs.
The maximum value that can be stored in the var-hour
accumulation register before it overflows is 2 31 ? 1 or
0x7FFFFFFF. The integration time is calculated as
Time = 0x7FFF,FFFF × 125 μs = 74 hr 33 min 55 sec (38)
Energy Accumulation Modes
The reactive power accumulated in each var-hour accumulation
32-bit register (AVARHR, BVARHR, CVARHR, AFVARHR,
BFVARHR, and CFVARHR) depends on the configuration of
Data Sheet
In this mode, the ADE7858 / ADE7868 / ADE7878 transfer the
reactive energy accumulated in the 32-bit internal accumulation
registers into the xVARHR or xFVARHR registers after an
integral number of line cycles, as shown in Figure 72. The
number of half line cycles is specified in the LINECYC register.
The line cycle reactive energy accumulation mode is activated by
setting Bit 1 (LVAR) in the LCYCMODE register. The total reactive
energy accumulated over an integer number of half line cycles
or zero crossings is available in the var-hour accumulation registers
after the number of zero crossings specified in the LINECYC reg-
ister is detected. When using the line cycle accumulation mode,
Bit 6 (RSTREAD) of the LCYCMODE register should be set to
Logic 0 because a read with the reset of var-hour registers is not
available in this mode.
ZXSEL[0] IN
LCYCMODE[7:0]
ZERO-
CROSSING
DETECTION
(PHASE A)
Bits[5:4] (CONSEL[1:0]) in the ACCMODE register, in correlation
with the watt-hour registers. The different configurations are
described in Table 19. Note that IA ’ /IB ’ /IC ’ are the phase-shifted
current waveforms.
Table 19. Inputs to Var-Hour Accumulation Registers
ZXSEL[1] IN
LCYCMODE[7:0]
ZERO-
CROSSING
DETECTION
(PHASE B)
ZXSEL[2] IN
LINECYC[15:0]
CALIBRATION
CONTROL
CONSEL[1:0]
AVARHR,
AFVARHR
BVARHR,
BFVARHR
CVARHR,
CFVARHR
ZERO-
LCYCMODE[7:0]
00
01
10
VA × IA’
VA × IA’
VA × IA’
VB × IB’
0
VB × IB’
VC × IC’
VC × IC’
VC × IC’
CROSSING
DETECTION
(PHASE C)
VB = ?VA ? VC
AVAROS
11
VA × IA’
VB × IB’
VC × IC’
AVARGAIN
AVARHR[31:0]
VB = ?VA
OUTPUT
FROM
Bits[3:2] (VARACC[1:0]) in the ACCMODE register determine
TOTAL
REACTIVE
POWER
ACCUMULATOR
VARTHR[47:0]
32-BIT
REGISTER
how CF frequency output can be a generated function of the total
and fundamental reactive powers. While the var-hour accumu-
lation registers accumulate the reactive power in a signed
format, the frequency output can be generated in either the signed
mode or the sign adjusted mode function of VARACC[1:0]. See
the Energy-to-Frequency Conversion section for details.
Line Cycle Reactive Energy Accumulation Mode
As mentioned in the Line Cycle Active Energy Accumulation
Mode section, in line cycle energy accumulation mode, the
energy accumulation can be synchronized to the voltage
channel zero crossings so that reactive energy can be accu-
mulated over an integral number of half line cycles.
ALGORITHM
Figure 72. Line Cycle Total Reactive Energy Accumulation Mode
Phase A, Phase B, and Phase C zero crossings are, respectively,
included when counting the number of half line cycles by setting
Bits[5:3] (ZXSEL[x]) in the LCYCMODE register. Any combi-
nation of the zero crossings from all three phases can be used
for counting the zero crossing. Select only one phase at a time
for inclusion in the zero-crossings count during calibration.
For details on setting the LINECYC register and the Bit 5
(LENERGY) in the MASK0 interrupt mask register associated
with the line cycle accumulation mode, see the Line Cycle
Rev. H | Page 56 of 100
相关PDF资料
PDF描述
GBC06DREI-S13 CONN EDGECARD 12POS .100 EXTEND
VI-J60-CX-F4 CONVERTER MOD DC/DC 5V 75W
ECA10DCBT CONN EDGECARD 20POS R/A .125 SLD
EL7242CSZ-T13 IC DRIVER MOSFET DUAL HS 8-SOIC
ADE7169ASTZF16 IC ENERGY METER 1PHASE 64LQFP
相关代理商/技术参数
参数描述
ADE7878ACPZ 制造商:Analog Devices 功能描述:IC MULTIFUNCTION ENERGY METERING LFCSP40
ADE7878ACPZ-RL 功能描述:IC ENERGY METERING 3PH 40LFCSP RoHS:是 类别:集成电路 (IC) >> PMIC - 能量测量 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:*
ADE7878XCPZ 制造商:Analog Devices 功能描述:POLY PHASE MULTIFUNCTION ENERGY METERING IC WITH TOTAL - Bulk
ADE7880 制造商:Analog Devices 功能描述:BOARD EVAL ENERGY METER ADE
ADE7880ACPZ 功能描述:IC ENERGY METERING 3PH 40LFCSP RoHS:是 类别:集成电路 (IC) >> PMIC - 能量测量 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:*