参数资料
型号: IP-FFT
厂商: Altera
文件页数: 12/70页
文件大小: 0K
描述: IP FFT/IFFT
标准包装: 1
系列: *
类型: MegaCore
功能: 快速傅里叶变换处理器
许可证: 初始许可证
1–8
Chapter 1: About This MegaCore Function
Performance and Resource Utilization
Stratix III Devices
Table 1–10 lists the streaming data flow performance, using the 4 multipliers/2 adders
complex multiplier structure, for data and twiddle width 16, for Stratix III
(EP3SE50F780C2) devices.
Table 1–9. Performance with the Streaming Data Flow Engine Architecture—Stratix III Devices
Points
256
1024
4096
Combinational
ALUTs
2094
2480
2357
Logic
Registers
3715
4458
4545
Memory
(Bits)
39168
155904
622848
Memory
(M9K)
20
20
76
18 × 18
Blocks
12
12
12
f MAX
(MHz)
442
413
388
Clock
Cycle
Count
256
10024
4096
Transform
Time ( ? s)
0.58
2.48
10.57
Table 1–11 lists the variable streaming data flow performance, with in order inputs
and bit-reversed outputs, for width 16 (32 for floating point), for Stratix III
(EP3SE50F780C2) devices.
1
The variable streaming with fixed-point number representation uses natural word
growth, therefore the multiplier requirement is larger compared with the equivalent
streaming FFT with the same number of points.
If you want to significantly reduce M9K memory utilization, set a lower f MAX target.
Table 1–10. Performance with the Variable Streaming Data Flow Engine Architecture—Stratix III Devices
Point Type
Fixed
Fixed
Fixed
Floating
Floating
Points
256
1024
4096
256
1024
Combinational
ALUTs
2511
3476
4480
14059
18019
Logic
Registers
3927
5244
6628
13424
16560
Memory
(Bits)
10239
42218
170639
34728
140750
Memory
(M9K)
16
23
42
64
95
18 × 18
Blocks
20
28
36
48
64
f MAX
(MHz)
341
323
320
303
286
Clock
Cycle
Count
256
1024
4096
256
1024
Transform
Time ( ? s)
0.75
3.17
12.8
0.84
3.58
Floating
4096
22026
19717
568579
150
80
286
4096
14.33
Note to Table 1–11 :
(1) EP3SL70F780C2 device.
Table 1–12 lists resource usage with buffered burst data flow architecture, using the
4 multipliers/2 adders complex multiplier structure, for data and twiddle width 16,
for Stratix III (EP3SE50F780C2) devices.
Table 1–11. Resource Usage with Buffered Burst Data Flow Architecture—Stratix III Devices (Part 1 of 2)
Points
256
1024
4096
256
Number of
Engines (1)
1
1
1
2
Combinational
ALUTs
1952
1989
2031
3261
Logic
Registers
3586
3784
3968
5577
Memory
(Bits)
30976
123136
491776
30976
Memory
(M9K)
16
16
60
31
18 × 18
Blocks
12
12
12
24
f MAX
(MHz)
408
390
382
365
FFT MegaCore Function
User Guide
November 2013 Altera Corporation
相关PDF资料
PDF描述
IP-FIR IP FIR COMPILER
IP-NCO IP NCO COMPILER
IP-NIOS IP NIOS II MEGACORE
IP-PCI/MT64 IP PCI 64BIT MASTER/TARGET
IP-PCIE/8 IP PCI EXPRESS, X8
相关代理商/技术参数
参数描述
IPFH6N03LA G 功能描述:MOSFET N-CH 25V 50A DPAK RoHS:是 类别:分离式半导体产品 >> FET - 单 系列:OptiMOS™ 标准包装:1,000 系列:MESH OVERLAY™ FET 型:MOSFET N 通道,金属氧化物 FET 特点:逻辑电平门 漏极至源极电压(Vdss):200V 电流 - 连续漏极(Id) @ 25° C:18A 开态Rds(最大)@ Id, Vgs @ 25° C:180 毫欧 @ 9A,10V Id 时的 Vgs(th)(最大):4V @ 250µA 闸电荷(Qg) @ Vgs:72nC @ 10V 输入电容 (Ciss) @ Vds:1560pF @ 25V 功率 - 最大:40W 安装类型:通孔 封装/外壳:TO-220-3 整包 供应商设备封装:TO-220FP 包装:管件
IPFH6N03LAG 功能描述:MOSFET N-Channel MOSFET 20-200V RoHS:否 制造商:STMicroelectronics 晶体管极性:N-Channel 汲极/源极击穿电压:650 V 闸/源击穿电压:25 V 漏极连续电流:130 A 电阻汲极/源极 RDS(导通):0.014 Ohms 配置:Single 最大工作温度: 安装风格:Through Hole 封装 / 箱体:Max247 封装:Tube
IP-FIR 功能描述:开发软件 FIR Compiler MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IP-FIRII 功能描述:开发软件 FIR Compiler II MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPFLBPT2 制造商:Carlo Gavazzi 功能描述:IL 35MM MUSH P-P PL 22MM RED