参数资料
型号: IP-FFT
厂商: Altera
文件页数: 35/70页
文件大小: 0K
描述: IP FFT/IFFT
标准包装: 1
系列: *
类型: MegaCore
功能: 快速傅里叶变换处理器
许可证: 初始许可证
Chapter 2: Getting Started
2–11
MegaWizard Plug-In Manager Flow
1. Click Step 3: Generate in IP Toolbench ( Figure 2–3 on page 2–4 ).
The generation phase may take several minutes to complete. The generation
progress and status is displayed in a report window.
Figure 2–8 shows the generation report.
Figure 2–8. Generation Report
Table 2–1 describes the generated files and other files that may be in your project
directory. The names and types of files specified in the IP Toolbench report vary
based on whether you created your design with VHDL or Verilog HDL
Table 2–1. Generated Files (Part 1 of 2)
&
Filename
< variation name >_ imag_input.txt
< variation name >_ r eal_input.txt
< variation name > .bsf
< variation name >.cmp
< variation name >.html
< variation name >.qip
< variation name > .vo or .vho
Description
The text file contains input imaginary component random data. This file is read by
the generated VHDL or Verilog HDL MATLAB testbenches.
Test file containing real component random data. This file is read by the generated
VHDL or Verilog HDL and MATLAB testbenches.
Quartus II symbol file for the MegaCore function variation. You can use this file in
the Quartus II block diagram editor.
A VHDL component declaration file for the MegaCore function variation. Add the
contents of this file to any VHDL architecture that instantiates the MegaCore
function.
A MegaCore function report file in hypertext markup language format.
A single Quartus II IP file is generated that contains all of the assignments and
other information required to process your MegaCore function variation in the
Quartus II compiler. You are prompted to add this file to the current Quartus II
project when you exit from the MegaWizard.
VHDL or Verilog HDL IP functional simulation model.
November 2013
Altera Corporation
FFT MegaCore Function
User Guide
相关PDF资料
PDF描述
IP-FIR IP FIR COMPILER
IP-NCO IP NCO COMPILER
IP-NIOS IP NIOS II MEGACORE
IP-PCI/MT64 IP PCI 64BIT MASTER/TARGET
IP-PCIE/8 IP PCI EXPRESS, X8
相关代理商/技术参数
参数描述
IPFH6N03LA G 功能描述:MOSFET N-CH 25V 50A DPAK RoHS:是 类别:分离式半导体产品 >> FET - 单 系列:OptiMOS™ 标准包装:1,000 系列:MESH OVERLAY™ FET 型:MOSFET N 通道,金属氧化物 FET 特点:逻辑电平门 漏极至源极电压(Vdss):200V 电流 - 连续漏极(Id) @ 25° C:18A 开态Rds(最大)@ Id, Vgs @ 25° C:180 毫欧 @ 9A,10V Id 时的 Vgs(th)(最大):4V @ 250µA 闸电荷(Qg) @ Vgs:72nC @ 10V 输入电容 (Ciss) @ Vds:1560pF @ 25V 功率 - 最大:40W 安装类型:通孔 封装/外壳:TO-220-3 整包 供应商设备封装:TO-220FP 包装:管件
IPFH6N03LAG 功能描述:MOSFET N-Channel MOSFET 20-200V RoHS:否 制造商:STMicroelectronics 晶体管极性:N-Channel 汲极/源极击穿电压:650 V 闸/源击穿电压:25 V 漏极连续电流:130 A 电阻汲极/源极 RDS(导通):0.014 Ohms 配置:Single 最大工作温度: 安装风格:Through Hole 封装 / 箱体:Max247 封装:Tube
IP-FIR 功能描述:开发软件 FIR Compiler MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IP-FIRII 功能描述:开发软件 FIR Compiler II MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPFLBPT2 制造商:Carlo Gavazzi 功能描述:IL 35MM MUSH P-P PL 22MM RED