参数资料
型号: IP-FFT
厂商: Altera
文件页数: 8/70页
文件大小: 0K
描述: IP FFT/IFFT
标准包装: 1
系列: *
类型: MegaCore
功能: 快速傅里叶变换处理器
许可证: 初始许可证
1–4
Chapter 1: About This MegaCore Function
MegaCore Verification
The order of the input data vector of size N can be natural, bit- or digit-reversed, or
– N /2 to N /2 (DC-centered). The fixed-point representation supports a natural,
bit-reversed, or DC-centered order and the floating point representation supports a
natural, digit-reversed, or DC-centered order. The architecture outputs the
transform-domain complex vector in natural, bit-reversed, or digit-reversed order.
The transform direction is specifiable on a per-block basis using an input port.
MegaCore Verification
Before releasing a version of the FFT MegaCore function, Altera runs comprehensive
regression tests to verify its quality and correctness.
Custom variations of the FFT MegaCore function are generated to exercise its various
parameter options, and the resulting simulation models are thoroughly simulated
with the results verified against master simulation models.
Performance and Resource Utilization
Performance varies depending on the FFT engine architecture and I/O data flow. All
data represents the geometric mean of a three seed Quartus II synthesis sweep.
1
Cyclone III devices use combinational look-up tables (LUTs) and logic registers;
Stratix III devices use combinational adaptive look-up tables (ALUTs) and logic
registers.
Cyclone III Devices
Table 1–4 lists the streaming data flow performance, using the 4 multipliers/2 adders
complex multiplier structure, for width 16, for Cyclone III (EP3C10F256C6) devices.
Table 1–3. Performance with the Streaming Data Flow Engine Architecture—Cyclone III Devices
Points
256
1024
Combinational
LUTs
3437
3857
Logic
Registers
3906
4650
Memory
(Bits)
39168
155904
Memory
(M9K)
20
20
9×9
Blocks
24
24
f MAX
(MHz)
231
244
Clock
Cycle
Count
256
1024
Transform
Time ( ? s)
1.11
4.19
4096
3719
4734
622848
76
24
234
4096
17.52
Note to Table 1–4 :
(1) EP3C40F780C6 device.
Table 1–5 shows the variable streaming data flow performance, with in order inputs
and bit-reversed outputs, for width 16 (32 for floating point), for Cyclone III
(EP3C16F484C6) devices.
FFT MegaCore Function
User Guide
November 2013 Altera Corporation
相关PDF资料
PDF描述
IP-FIR IP FIR COMPILER
IP-NCO IP NCO COMPILER
IP-NIOS IP NIOS II MEGACORE
IP-PCI/MT64 IP PCI 64BIT MASTER/TARGET
IP-PCIE/8 IP PCI EXPRESS, X8
相关代理商/技术参数
参数描述
IPFH6N03LA G 功能描述:MOSFET N-CH 25V 50A DPAK RoHS:是 类别:分离式半导体产品 >> FET - 单 系列:OptiMOS™ 标准包装:1,000 系列:MESH OVERLAY™ FET 型:MOSFET N 通道,金属氧化物 FET 特点:逻辑电平门 漏极至源极电压(Vdss):200V 电流 - 连续漏极(Id) @ 25° C:18A 开态Rds(最大)@ Id, Vgs @ 25° C:180 毫欧 @ 9A,10V Id 时的 Vgs(th)(最大):4V @ 250µA 闸电荷(Qg) @ Vgs:72nC @ 10V 输入电容 (Ciss) @ Vds:1560pF @ 25V 功率 - 最大:40W 安装类型:通孔 封装/外壳:TO-220-3 整包 供应商设备封装:TO-220FP 包装:管件
IPFH6N03LAG 功能描述:MOSFET N-Channel MOSFET 20-200V RoHS:否 制造商:STMicroelectronics 晶体管极性:N-Channel 汲极/源极击穿电压:650 V 闸/源击穿电压:25 V 漏极连续电流:130 A 电阻汲极/源极 RDS(导通):0.014 Ohms 配置:Single 最大工作温度: 安装风格:Through Hole 封装 / 箱体:Max247 封装:Tube
IP-FIR 功能描述:开发软件 FIR Compiler MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IP-FIRII 功能描述:开发软件 FIR Compiler II MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPFLBPT2 制造商:Carlo Gavazzi 功能描述:IL 35MM MUSH P-P PL 22MM RED