参数资料
型号: IP-FFT
厂商: Altera
文件页数: 58/70页
文件大小: 0K
描述: IP FFT/IFFT
标准包装: 1
系列: *
类型: MegaCore
功能: 快速傅里叶变换处理器
许可证: 初始许可证
3–16
Chapter 3: Functional Description
Signals
Table 3–3. Parameters (Part 3 of 3)
Parameter
Use M-RAM or M144K blocks
Implement appropriate logic
functions in RAM
On or Off
On or Off
Value
Description
Implements suitable data RAM blocks within the FFT MegaCore
function in M-RAM (M144K in Stratix III and Stratix IV devices)
to reduce M4K (M9K) RAM block usage, in device families that
support M-RAM blocks.
Not available for variable streaming architecture, or in the
Cyclone series of device families, or in Stratix V devices.
Uses embedded RAM blocks to implement internal logic
functions, for example, tapped delay lines in the FFT MegaCore
function. This option reduces the overall logic element count.
Not available for variable streaming architecture.
Signals
Table 3–4 lists the Avalon-ST interface signals.
f For more information about the Avalon-ST interface, refer to the Avalon Streaming
Table 3–4. Avalon-ST Signals (Part 1 of 2)
Signal Name
clk
Direction
Input
Avalon-ST Type
clk
1
Size
Description
Clock signal that clocks all internal FFT engine
components.
Active-low asynchronous reset signal.This signal
can be asserted asynchronously, but must remain
asserted at least one clk clock cycle and must be
reset_n
Input
reset_n
1
deasserted synchronously with clk .
chapter in volume 1 of the Quartus II Handbook for
a sample circuit that ensures synchronous
deassertion of an active-low reset signal.
sink_eop
Input
endofpacket
1
Indicates the end of the incoming FFT frame.
Indicates an error has occurred in an upstream
module, because of an illegal usage of the
Avalon-ST protocol. The following errors are
defined (refer to Table 3–6 ):
00 = no error
sink_error
Input
error
2
01 = missing start of packet (SOP)
10 = missing end of packet (EOP)
11 = unexpected EOP
If this signal is not used in upstream modules, set
to zero.
sink_imag
Input
data
data precision
width
Imaginary input data, which represents a signed
number of data precision bits.
FFT MegaCore Function
User Guide
November 2013 Altera Corporation
相关PDF资料
PDF描述
IP-FIR IP FIR COMPILER
IP-NCO IP NCO COMPILER
IP-NIOS IP NIOS II MEGACORE
IP-PCI/MT64 IP PCI 64BIT MASTER/TARGET
IP-PCIE/8 IP PCI EXPRESS, X8
相关代理商/技术参数
参数描述
IPFH6N03LA G 功能描述:MOSFET N-CH 25V 50A DPAK RoHS:是 类别:分离式半导体产品 >> FET - 单 系列:OptiMOS™ 标准包装:1,000 系列:MESH OVERLAY™ FET 型:MOSFET N 通道,金属氧化物 FET 特点:逻辑电平门 漏极至源极电压(Vdss):200V 电流 - 连续漏极(Id) @ 25° C:18A 开态Rds(最大)@ Id, Vgs @ 25° C:180 毫欧 @ 9A,10V Id 时的 Vgs(th)(最大):4V @ 250µA 闸电荷(Qg) @ Vgs:72nC @ 10V 输入电容 (Ciss) @ Vds:1560pF @ 25V 功率 - 最大:40W 安装类型:通孔 封装/外壳:TO-220-3 整包 供应商设备封装:TO-220FP 包装:管件
IPFH6N03LAG 功能描述:MOSFET N-Channel MOSFET 20-200V RoHS:否 制造商:STMicroelectronics 晶体管极性:N-Channel 汲极/源极击穿电压:650 V 闸/源击穿电压:25 V 漏极连续电流:130 A 电阻汲极/源极 RDS(导通):0.014 Ohms 配置:Single 最大工作温度: 安装风格:Through Hole 封装 / 箱体:Max247 封装:Tube
IP-FIR 功能描述:开发软件 FIR Compiler MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IP-FIRII 功能描述:开发软件 FIR Compiler II MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPFLBPT2 制造商:Carlo Gavazzi 功能描述:IL 35MM MUSH P-P PL 22MM RED