参数资料
型号: RN80532KC0412M
厂商: INTEL CORP
元件分类: 微控制器/微处理器
英文描述: 2000 MHz, MICROPROCESSOR, CPGA603
封装: Interposer, Micro, PGA-603
文件页数: 59/132页
文件大小: 2316K
代理商: RN80532KC0412M
Electrical Specifications
2-18
Intel Xeon Processor MP with up to 2MB L3 Cache
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies and cache sizes.
2. The Intel Xeon processor MP on the 0.13 micron process processor core clock frequency is derived from
BCLK. The bus clock to processor core clock ratio is determined during initialization as described in Section
2.4. Table 2 shows the supported ratios for the Intel Xeon processor MP on the 0.13 micron process
processor.
3. The period specified here is the average period. A given period may vary from this specification as governed
by the period stability specification (T2).
4. For the clock jitter specification, refer to either the CK00 Clock Synthesizer/Driver Design Guidelines or the
CK408 Clock Synthesizer/Driver Design Guidelines or the CK408B Clock Synthesizer/Driver Design
Guidelines.
5. In this context, period stability is defined as the worst case timing difference between successive crossover
voltages. In other words, the largest absolute difference between adjacent clock periods must be less than
the period stability.
6. Slew rate is measured between the 35% and 65% points of the clock swing (VL and VH).
.
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies and cache sizes.
2. Not 100% tested. Specified by design characterization.
3. All common clock AC timings for AGTL+ signals are referenced to the Crossing Voltage (V
CROSS) of the
BCLK[1:0] at rising edge of BCLK0. All common clock AGTL+ signal timings are referenced at GTLREF at the
processor core.
4. Valid delay timings for these signals are specified into the test circuit described in Figure 3 and with GTLREF
at 2/3 V
CC ± 2%.
5. Specification is for a minimum swing defined between AGTL+ V
IL_MAX to VIH_MIN. This assumes an edge rate of
0.3 V/ ns to 4.0V/ns.
6. RESET# can be asserted (active) asynchronously, but must be deasserted synchronously.
7. This should be measured after V
CC and BCLK[1:0] become stable.
8. Maximum specification applies only while PWRGOOD is asserted.
Table 15. System Bus Differential Clock AC Specifications
T# Parameter
Min
Nom
Max
Unit
Figure
Notes1
System Bus Clock Frequency (400 MHz)
100.0
MHz
2
T1: BCLK[1:0] Period (400 MHz)
10.00
10.20
ns
3
T2: BCLK[1:0] Period Stability
N/A
150
ps
4, 5
T3: TPH BCLK[1:0] Pulse High Time (400 MHz)
3.94
5
6.12
ns
T4: TPL BCLK[1:0] Pulse Low Time (400 MHz)
3.94
5
6.12
ns
T5: BCLK[1:0] Rise Time
175
700
ps
6
T6: BCLK[1:0] Fall Time
175
700
ps
6
Table 16. System Bus Common Clock AC Specifications
T# Parameter
Min
Max
Unit
Figure
Notes 1,2,3
T10: Common Clock Output Valid Delay
0.12
1.27
ns
4
T11: Common Clock Input Setup Time
0.65
N/A
ns
5
T12: Common Clock Input Hold Time
0.40
N/A
ns
5
T13: RESET# Pulse Width
1.00
10.00
ms
6, 7, 8
相关PDF资料
PDF描述
RN80532KC041512 32-BIT, 2000 MHz, MICROPROCESSOR, CPGA603
RP0352 GRAPHICS PROCESSOR, PQFP80
RP65C02G-06 8-BIT, 6 MHz, MICROPROCESSOR, PDIP40
RPIXP2800BC 32-BIT, 650 MHz, RISC PROCESSOR, PBGA1356
RPIXP2850BB 32-BIT, 1400 MHz, RISC PROCESSOR, PBGA1356
相关代理商/技术参数
参数描述
RN80532KC041512 制造商:Intel 功能描述:TRAY XEON 2.0GHZ 400MZH FSB - Trays 制造商:Rochester Electronics LLC 功能描述:- Bulk
RN80532KC041512 SL5Z9 制造商:Intel 功能描述:MPU XEON 0.13UM 2GHZ 603-PIN UFCBGA - Trays
RN80532KC041512 SL6EM 制造商:Intel 功能描述:MPU XEON 0.13UM 2GHZ 603-PIN UFCBGA - Trays
RN80532KC041512S L5Z9 制造商:Intel 功能描述:MPU Xeon? Processor 0.13um 2GHz 603-Pin uFCBGA
RN80532KC041512S L6W6 制造商:Intel 功能描述:MPU Xeon? Processor 0.13um 2GHz 603-Pin uFCBGA