参数资料
型号: MT42L64M32D1KL-25 IT:A
厂商: Micron Technology Inc
文件页数: 149/164页
文件大小: 0K
描述: IC DDR2 SDRAM 2GBIT 168FBGA
标准包装: 1,000
格式 - 存储器: RAM
存储器类型: 移动 LPDDR2 SDRAM
存储容量: 2G(64M x 32)
速度: 400MHz
接口: 并联
电源电压: 1.14 V ~ 1.3 V
工作温度: -25°C ~ 85°C
封装/外壳: 168-WFBGA
供应商设备封装: 168-FBGA(12x12)
包装: 散装
2Gb: x16, x32 Mobile LPDDR2 SDRAM S4
CA and CS# Setup, Hold, and Derating
Figure 96: Command Input Setup and Hold Timing
T0
T1
T2
T3
CK#
CK
t I S t I H
t IS t I H
V IH(DC)
CS#
V IL(AC)
t I S t I H
V IL(DC)
V IH(AC)
t I S t I H
CA[9:0]
CA
rise
CA
fall
CA
rise
CA
fall
CA
rise
CA
fall
CA
rise
CA
fall
CMD
NOP
Command
NOP
Command
Transitioning data
Don’t Care
Notes:
1. The setup and hold timing shown applies to all commands.
2. Setup and hold conditions also apply to the CKE pin. For timing diagrams related to the
CKE pin, see Power-Down (page 94).
CA and CS# Setup, Hold, and Derating
For all input signals (CA and CS#), the total required setup time ( t IS) and hold time ( t IH)
is calculated by adding the data sheet t IS (base) and t IH (base) values to the Δ t IS and
Δ t IH derating values, respectively. Example: t IS (total setup time) = t IS(base) + Δ t IS. (See
the series of tables following this section.)
The typical setup slew rate ( t IS) for a rising signal is defined as the slew rate between the
last crossing of V REF(DC) and the first crossing of V IH(AC)min . The typical setup slew rate
for a falling signal is defined as the slew rate between the last crossing of V REF(DC) and
the first crossing of V IL(AC)max . If the actual signal is consistently earlier than the typical
slew rate line between the shaded V REF(DC) -to-(AC) region, use the typical slew rate for
the derating value (see Figure 97 (page 152)). If the actual signal is later than the typical
slew rate line anywhere between the shaded V REF(DC) -to-AC region, the slew rate of a
tangent line to the actual signal from the AC level to the DC level is used for the derating
value (see Figure 99 (page 154)).
The hold ( t IH) typical slew rate for a rising signal is defined as the slew rate between the
last crossing of V IL(DC)max and the first crossing of V REF(DC) . The hold ( t IH) typical slew
rate for a falling signal is defined as the slew rate between the last crossing of V IH(DC)min
and the first crossing of V REF(DC) . If the actual signal is consistently later than the typical
slew rate line between the shaded DC-to-V REF(DC) region, use the typical slew rate for
the derating value (see Figure 98 (page 153)). If the actual signal is earlier than the typi-
cal slew rate line anywhere between the shaded DC-to-V REF(DC) region, the slew rate of a
tangent line to the actual signal from the DC level to V REF(DC) level is used for the derat-
ing value (see Figure 100 (page 155)).
For a valid transition, the input signal must remain above or below V IH /V IL(AC) for a
specified time, t VAC (see Table 91 (page 151)).
PDF: 09005aef83f3f2eb
2gb_mobile_lpddr2_s4_g69a.pdf – Rev. N 3/12 EN
149
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2010 Micron Technology, Inc. All rights reserved.
相关PDF资料
PDF描述
IDT71V67803S133BQG8 IC SRAM 9MBIT 133MHZ 165FBGA
IDT71V65803S150PFG IC SRAM 9MBIT 150MHZ 100TQFP
IDT71V67903S85BQI8 IC SRAM 9MBIT 85NS 165FBGA
IDT71V67903S80BQI8 IC SRAM 9MBIT 80NS 165FBGA
IDT71V67903S75BQI8 IC SRAM 9MBIT 75NS 165FBGA
相关代理商/技术参数
参数描述