参数资料
型号: MT42L64M32D1KL-25 IT:A
厂商: Micron Technology Inc
文件页数: 65/164页
文件大小: 0K
描述: IC DDR2 SDRAM 2GBIT 168FBGA
标准包装: 1,000
格式 - 存储器: RAM
存储器类型: 移动 LPDDR2 SDRAM
存储容量: 2G(64M x 32)
速度: 400MHz
接口: 并联
电源电压: 1.14 V ~ 1.3 V
工作温度: -25°C ~ 85°C
封装/外壳: 168-WFBGA
供应商设备封装: 168-FBGA(12x12)
包装: 散装
2Gb: x16, x32 Mobile LPDDR2 SDRAM S4
BURST TERMINATE Command
WRITEs Interrupted by a WRITE
A burst WRITE can only be interrupted by another WRITE with a 4-bit burst boundary,
provided that t CCD (MIN) is met.
A WRITE burst interrupt can occur on even clock cycles after the initial WRITE com-
mand, provided that t CCD (MIN) is met.
Figure 43: WRITE Burst Interrupt Timing – WL = 1, BL = 8, t CCD = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
CK#
CK
WL = 1
CA[9:0]
Bank m
col addr a
Col addr a
Bank n
col addr b
Col addr b
t CCD
=2
CMD
WRITE
NOP
WRITE
NOP
NOP
NOP
NOP
NOP
NOP
DQS#
DQS
DQ
D IN A0
D IN A1
D IN A2
D IN A3
D IN B0
D IN B1
D IN B2
D IN B3
D IN B4
D IN B5
D IN B6
D IN B7
Transitioning data
Notes:
1. WRITEs can only be interrupted by other WRITEs or the BST command.
2. The effective burst length of the first WRITE equals two times the number of clock cycles
between the first WRITE and the interrupting WRITE.
BURST TERMINATE Command
The BURST TERMINATE (BST) command is initiated with CS# LOW, CA0 HIGH, CA1
HIGH, CA2 LOW, and CA3 LOW at the rising edge of the clock. A BST command can only
be issued to terminate an active READ or WRITE burst. Therefore, a BST command can
only be issued up to and including BL/2 - 1 clock cycles after a READ or WRITE com-
mand. The effective burst length of a READ or WRITE command truncated by a BST
command is as follows:
? Effective burst length = 2 × (number of clock cycles from the READ or WRITE com-
mand to the BST command).
? If a READ or WRITE burst is truncated with a BST command, the effective burst length
of the truncated burst should be used for BL when calculating the minimum READ-
to-WRITE or WRITE-to-READ delay.
? The BST command only affects the most recent READ or WRITE command. The BST
command truncates an ongoing READ burst RL × t CK + t DQSCK + t DQSQ after the ris-
ing edge of the clock where the BST command is issued. The BST command truncates
an ongoing WRITE burst WL × t CK + t DQSS after the rising edge of the clock where the
BST command is issued.
PDF: 09005aef83f3f2eb
2gb_mobile_lpddr2_s4_g69a.pdf – Rev. N 3/12 EN
65
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2010 Micron Technology, Inc. All rights reserved.
相关PDF资料
PDF描述
IDT71V67803S133BQG8 IC SRAM 9MBIT 133MHZ 165FBGA
IDT71V65803S150PFG IC SRAM 9MBIT 150MHZ 100TQFP
IDT71V67903S85BQI8 IC SRAM 9MBIT 85NS 165FBGA
IDT71V67903S80BQI8 IC SRAM 9MBIT 80NS 165FBGA
IDT71V67903S75BQI8 IC SRAM 9MBIT 75NS 165FBGA
相关代理商/技术参数
参数描述