参数资料
型号: MT42L64M32D1KL-25 IT:A
厂商: Micron Technology Inc
文件页数: 38/164页
文件大小: 0K
描述: IC DDR2 SDRAM 2GBIT 168FBGA
标准包装: 1,000
格式 - 存储器: RAM
存储器类型: 移动 LPDDR2 SDRAM
存储容量: 2G(64M x 32)
速度: 400MHz
接口: 并联
电源电压: 1.14 V ~ 1.3 V
工作温度: -25°C ~ 85°C
封装/外壳: 168-WFBGA
供应商设备封装: 168-FBGA(12x12)
包装: 散装
2Gb: x16, x32 Mobile LPDDR2 SDRAM S4
Ball Assignments and Descriptions
Table 7: Ball/Pad Descriptions
Symbol
CA[9:0]
CK, CK#
CKE[1:0]
CS[1:0]#
DM[3:0]
DQ[31:0]
DQS[3:0],
DQS[3:0]#
V DDQ
V SSQ
V DDCA
V SSCA
V DD1
V DD2
V SS
V REFCA , V REFDQ
ZQ
DNU
NC
(NC)
Type
Input
Input
Input
Input
Input
I/O
I/O
Supply
Supply
Supply
Supply
Supply
Supply
Supply
Supply
Reference
Description
Command/address inputs: Provide the command and address inputs according
to the command truth table.
Clock: CK and CK# are differential clock inputs. All CA inputs are sampled on
both rising and falling edges of CK. CS and CKE inputs are sampled at the rising
edge of CK. AC timings are referenced to clock.
Clock enable: CKE HIGH activates and CKE LOW deactivates the internal clock
signals, input buffers, and output drivers. Power-saving modes are entered and
exited via CKE transitions. CKE is considered part of the command code. CKE is
sampled at the rising edge of CK.
Chip select: CS# is considered part of the command code and is sampled at the
rising edge of CK.
Input data mask: DM is an input mask signal for write data. Although DM balls
are input-only, the DM loading is designed to match that of DQ and DQS balls.
DM[3:0] is DM for each of the four data bytes, respectively.
Data input/output: Bidirectional data bus.
Data strobe: The data strobe is bidirectional (used for read and write data) and
complementary (DQS and DQS#). It is edge-aligned output with read data and
centered input with write data. DQS[3:0]/DQS[3:0]# is DQS for each of the four
data bytes, respectively.
DQ power supply: Isolated on the die for improved noise immunity.
DQ ground: Isolated on the die for improved noise immunity.
Command/address power supply: Command/address power supply.
Command/address ground: Isolated on the die for improved noise immunity.
Core power: Supply 1.
Core power: Supply 2.
Common ground
Reference voltage: V REFCA is reference for command/address input buffers,
V REFDQ is reference for DQ input buffers.
External impedance (240 ohm): This signal is used to calibrate the device out-
put impedance for S4 devices. For S2 devices, ZQ should be tied to V DDCA .
Do not use: Must be grounded or left floating.
No connect: Not internally connected.
No connect: Balls indicated as (NC) are no connects, however, they could be con-
nected together internally.
PDF: 09005aef83f3f2eb
2gb_mobile_lpddr2_s4_g69a.pdf – Rev. N 3/12 EN
38
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2010 Micron Technology, Inc. All rights reserved.
相关PDF资料
PDF描述
IDT71V67803S133BQG8 IC SRAM 9MBIT 133MHZ 165FBGA
IDT71V65803S150PFG IC SRAM 9MBIT 150MHZ 100TQFP
IDT71V67903S85BQI8 IC SRAM 9MBIT 85NS 165FBGA
IDT71V67903S80BQI8 IC SRAM 9MBIT 80NS 165FBGA
IDT71V67903S75BQI8 IC SRAM 9MBIT 75NS 165FBGA
相关代理商/技术参数
参数描述