参数资料
型号: MT42L64M32D1KL-25 IT:A
厂商: Micron Technology Inc
文件页数: 70/164页
文件大小: 0K
描述: IC DDR2 SDRAM 2GBIT 168FBGA
标准包装: 1,000
格式 - 存储器: RAM
存储器类型: 移动 LPDDR2 SDRAM
存储容量: 2G(64M x 32)
速度: 400MHz
接口: 并联
电源电压: 1.14 V ~ 1.3 V
工作温度: -25°C ~ 85°C
封装/外壳: 168-WFBGA
供应商设备封装: 168-FBGA(12x12)
包装: 散装
2Gb: x16, x32 Mobile LPDDR2 SDRAM S4
PRECHARGE Command
Figure 49: READ Burst Followed by PRECHARGE – RL = 3, BL = 4, RU( t RTP(MIN)/ t CK) = 3
T0
T1
T2
T3
T4
T5
T6
T7
T8
CK#
CK
BL/2
RL = 3
CA[9:0]
Bank m
col addr a Col addr a
t RTP
=3
Bank m
t RP
Bank m
row addr
Row addr
CMD
READ
NOP
NOP
PRECHARGE
NOP
NOP
ACTIVATE
NOP
NOP
DQS#
DQS
DQ
D OUT A0
D OUT A1
D OUT A2
D OUT A3
Transitioning data
WRITE Burst Followed by PRECHARGE
For WRITE cycles, a WRITE recovery time ( t WR) must be provided before a PRECHARGE
command can be issued. t WR delay is referenced from the completion of the burst
WRITE. The PRECHARGE command must not be issued prior to the t WR delay. For
WRITE-to-PRECHARGE timings see Table 43 (page 73).
These devices write data to the array in prefetch quadruples (prefetch = 4). An internal
WRITE operation can only begin after a prefetch group has been completely latched.
The minimum WRITE-to-PRECHARGE time for commands to the same bank is WL +
BL/2 + 1 + RU( t WR/ t CK) clock cycles. For untruncated bursts, BL is the value set in the
mode register. For truncated bursts, BL is the effective burst length.
PDF: 09005aef83f3f2eb
2gb_mobile_lpddr2_s4_g69a.pdf – Rev. N 3/12 EN
70
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2010 Micron Technology, Inc. All rights reserved.
相关PDF资料
PDF描述
IDT71V67803S133BQG8 IC SRAM 9MBIT 133MHZ 165FBGA
IDT71V65803S150PFG IC SRAM 9MBIT 150MHZ 100TQFP
IDT71V67903S85BQI8 IC SRAM 9MBIT 85NS 165FBGA
IDT71V67903S80BQI8 IC SRAM 9MBIT 80NS 165FBGA
IDT71V67903S75BQI8 IC SRAM 9MBIT 75NS 165FBGA
相关代理商/技术参数
参数描述