参数资料
型号: IPR-FFT
厂商: Altera
文件页数: 39/70页
文件大小: 0K
描述: IP FFT/IFFT RENEW
标准包装: 1
系列: *
类型: MegaCore
功能: 快速傅里叶变换处理器
许可证: 续用许可证
Chapter 2: Getting Started
2–15
Simulate the Design
function y = digit_reverse(x, n_bits)
if mod(n_bits,2)
z = dec2bin(x, n_bits);
for i=1:2:n_bits-1
p(:,i) = z(:,n_bits-i);
p(:,i+1) = z(:,n_bits-i+1);
end
p(:,n_bits) = z(:,1);
y=bin2dec(p);
else
y=digitrevorder(x,4);
end
Simulate with IP Functional Simulation Models
To simulate your design, use the IP functional simulation models generated by IP
Toolbench. The IP functional simulation model is the .vo or .vho file generated as
specified in “Set Up Simulation” on page 2–10 . Compile the .vo or . vho file in your
simulation environment to perform functional simulation of your custom variation of
the MegaCore function.
f For more information about IP functional simulation models, refer to the Simulating
Altera Designs chapter in volume 3 of the Quartus II Handbook.
Simulating in Third-Party Simulation Tools Using NativeLink
You can perform a simulation in a third-party simulation tool from within the
Quartus II software, using NativeLink.
f For more information about NativeLink, refer to the Simulating Altera Designs chapter
in volume 3 of the Quartus II Handbook .
You can use the Tcl script file < variation name > _nativelink.tcl to assign default
NativeLink testbench settings to the Quartus II project.
To set up simulation in the Quartus II software using NativeLink, follow these steps:
1. Create a custom variation but ensure you specify your variation name to match the
Quartus II project name.
2. Check that the absolute path to your third-party simulator executable is set. On the
Tools menu click Options and select EDA Tools Options .
3. On the Processing menu, point to Start and click Start Analysis & Elaboration .
4. On the Tools menu, click Tcl scripts . Select the < variation name > _nativelink.tcl Tcl
script and click Run . Check for a message confirming that the Tcl script was
successfully loaded.
5. On the Assignments menu, click Settings , expand EDA Tool Settings and select
Simulation . Select a simulator under Tool Name and in NativeLink Settings ,
select Test Benches .
6. On the Tools menu, point to EDA Simulation Tool and click Run EDA RTL
Simulation .
November 2013
Altera Corporation
FFT MegaCore Function
User Guide
相关PDF资料
PDF描述
10PX2200MEFC10X16 CAP ALUM 2200UF 10V 20% RADIAL
VE-J7L-EZ-F2 CONVERTER MOD DC/DC 28V 25W
100ZLH68MEFC8X20 CAP ALUM 68UF 100V 20% RADIAL
VE-J7K-EZ-F4 CONVERTER MOD DC/DC 40V 25W
UPA0J681MPD1TD CAP ALUM 680UF 6.3V 20% RADIAL
相关代理商/技术参数
参数描述
IPR-FIR 功能描述:开发软件 FIR Compiler MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-FIRII 功能描述:开发软件 FIR Compiler II MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPRI2CCMFP001 制造商:System Level Solutions (SLS) 功能描述:IP CORE, FPGA, I2C CNTLR, FOR CYCLONE, STRATIX, Software Application:IP CORE, In
IPR-ILKN/100G 功能描述:开发软件 Interlaken - 100G MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-ILKN/50G 功能描述:开发软件 Interlaken - 50G MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors