参数资料
型号: IPR-FFT
厂商: Altera
文件页数: 40/70页
文件大小: 0K
描述: IP FFT/IFFT RENEW
标准包装: 1
系列: *
类型: MegaCore
功能: 快速傅里叶变换处理器
许可证: 续用许可证
2–16
Chapter 2: Getting Started
Compile the Design
Compile the Design
Use the Quartus II software to synthesize and place and route your design. Refer to
Quartus II Help for instructions on performing compilation.
Fixed Transform Architecture
To compile your fixed-transform architecture design, follow these steps:
1. If you are using the Quartus II software to synthesize your design, skip to step 2 . If
you are using a third-party synthesis tool to synthesize your design, follow these
steps:
a. Set a black box attribute for your FFT MegaCore function custom variation
before you synthesize the design. Refer to Quartus II Help for instructions on
setting black-box attributes per synthesis tool.
b. Run the synthesis tool to produce an EDIF Netlist File ( .edf ) or Verilog Quartus
Mapping (VQM) file ( .vqm ) for input to the Quartus II software.
c. Add the EDIF or VQM file to your Quartus II project.
1
The .qip file supersedes the files you had to add to the project explicitly in previous
versions of the Quartus II software. The .qip file contains the information about the
MegaCore function that the Quartus II software requires.
2. On the Processing menu, click Start Compilation .
Variable Streaming Architecture
To compile your variable streaming architecture design, follow these steps:
1. If you are using the Quartus II software to synthesize your design, skip to step 2 . If
you are using a third-party synthesis tool to synthesize your design, follow these
steps:
a. Set a black-box attribute for your FFT MegaCore function custom variation
before you synthesize the design. Refer to Quartus II Help for instructions on
setting black-box attributes per synthesis tool.
b. Run the synthesis tool to produce an EDIF Netlist File ( .edf ) or Verilog Quartus
Mapping (VQM) file ( .vqm ) for input to the Quartus II software.
c. Add the EDIF or VQM file to your Quartus II project.
2. On the Project menu, click Add/Remove Files in Project .
3. You can see a list of files in the project. If no files are listed, browse to the \lib
directory, then select and add all files with the prefix auk_dspip_r22sdf . Browse to
the < project > directory and select all files with prefix auk_dspip .
4. On the Processing menu, click Start Compilation .
Program a Device
After you have compiled your design, program your targeted Altera device, and
verify your design in hardware.
FFT MegaCore Function
User Guide
November 2013 Altera Corporation
相关PDF资料
PDF描述
10PX2200MEFC10X16 CAP ALUM 2200UF 10V 20% RADIAL
VE-J7L-EZ-F2 CONVERTER MOD DC/DC 28V 25W
100ZLH68MEFC8X20 CAP ALUM 68UF 100V 20% RADIAL
VE-J7K-EZ-F4 CONVERTER MOD DC/DC 40V 25W
UPA0J681MPD1TD CAP ALUM 680UF 6.3V 20% RADIAL
相关代理商/技术参数
参数描述
IPR-FIR 功能描述:开发软件 FIR Compiler MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-FIRII 功能描述:开发软件 FIR Compiler II MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPRI2CCMFP001 制造商:System Level Solutions (SLS) 功能描述:IP CORE, FPGA, I2C CNTLR, FOR CYCLONE, STRATIX, Software Application:IP CORE, In
IPR-ILKN/100G 功能描述:开发软件 Interlaken - 100G MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-ILKN/50G 功能描述:开发软件 Interlaken - 50G MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors