参数资料
型号: CORE1553BRT-AR
厂商: Microsemi SoC
文件页数: 27/74页
文件大小: 0K
描述: IP MODULE CORE1553 REMOTE TERM
标准包装: 1
系列: *
5 – Operation
Standard Memory Address Map
Core1553BRT requires an external 2,048×16 memory device. This memory is split into sixty-four 32-
word data buffers. Each of the 30 subaddresses has a receive and a transmit buffer, as shown in
The memory allocated to the unused receive subaddresses 0 and 31 is used to provide status
information back to the rest of the system. At the end of every transfer, a transfer status word is written to
these locations.
Table 5-1 ? Standard Memory Address Map
Address
000–01F
020–03F
...
RAM Contents
RX transfer status words
Receive subaddress 1
...
Action
The core only writes to these addresses (except when
SA30LOOP is HIGH).
3C0–3DF Receive subaddress 30
3E0–3FF
TX transfer status words
400–41F
420–43F
...
Not used
TX transfer subaddress 1
...
The core only reads from these addresses.
7C0–7DF TX transfer subaddress 30
7E0–7FF
Not used
If the SA30LOOP input is set HIGH, the RT maps transmit subaddress 30 to receive subaddress 30; i.e.,
the upper address bit is forced to 0. This provides a loopback subaddress, as per MIL-STD-1553B,
Notice 2. The TSW is still written to address 03FE. It should be noted that this is not strictly compliant
with the specification, since the transmit buffer will contain invalid data if the received command fails,
e.g., with a parity error. The transmit buffer should only be updated if the receive command had no errors.
To implement this function in full compliance, the SA30LOOP input should be tied LOW, and the RT
backend should copy the receive memory buffer to the transmit memory buffer only after the RT signals
that the message was received with no errors.
Revision 3
27
相关PDF资料
PDF描述
CORE8051-AR IP MODULE CORE8051
COREFFT-RM IP MODULE COREFFT
COREFIR-RM IP MODULE COREFIR
COREPCIF-RM IP MODULE COREPCIF
COREU1LL-AR IP MODULE COREU1LL
相关代理商/技术参数
参数描述
CORE1553BRT-EBR-AN 功能描述:IP MOD CORE1553 EBR ENH BIT RATE RoHS:否 类别:编程器,开发系统 >> 软件 系列:* 标准包装:1 系列:ISE® 设计套件 类型:订阅 适用于相关产品:Xilinx FPGAs 其它名称:Q4986209T1081384
CORE1553BRT-EBR-AR 功能描述:IP MOD CORE1553 EBR ENH BIT RATE RoHS:否 类别:编程器,开发系统 >> 软件 系列:* 标准包装:1 系列:ISE® 设计套件 类型:订阅 适用于相关产品:Xilinx FPGAs 其它名称:Q4986209T1081384
CORE1553BRT-OM 功能描述:IP MODULE CORE1553 REMOTE TERM RoHS:否 类别:编程器,开发系统 >> 软件 系列:* 标准包装:1 系列:ISE® 设计套件 类型:订阅 适用于相关产品:Xilinx FPGAs 其它名称:Q4986209T1081384
CORE1553BRT-OMFL 功能描述:IP MODULE CORE1553 BUS/REMOTE 制造商:microsemi corporation 系列:- 零件状态:在售 类型:许可证 应用:- 版本:- 许可长度:- 许可 - 用户明细:- 操作系统:- 配套使用产品/相关产品:Microsemi 器件 媒体分发类型:- 标准包装:1
CORE1553BRT-RM 功能描述:IP MODULE CORE1553 REMOTE TERM RoHS:否 类别:编程器,开发系统 >> 软件 系列:* 标准包装:1 系列:ISE® 设计套件 类型:订阅 适用于相关产品:Xilinx FPGAs 其它名称:Q4986209T1081384