参数资料
型号: CORE1553BRT-AR
厂商: Microsemi SoC
文件页数: 39/74页
文件大小: 0K
描述: IP MODULE CORE1553 REMOTE TERM
标准包装: 1
系列: *
Core1553BRT v4.0 Handbook
Table 6-3 ? Verification Testbench Menu Summary
Menu Command
Quick Run
Microsemi Tests
Standard Mode
RT Test Plan
Do Everything
Action
Runs a few simple 1553B command sequences to demonstrate that the
core is functioning.
– Runs the complete set of Microsemi verification tests. For the RTL code
( verif_rtl directory), this takes several hours, depending on the computer
used. For the Obfuscated version, the simulation time is significantly
longer.
This implements a subset of the protocol tests specified in the MIL-HDBK-
1553A handbook. This takes a very long time to run, as thousands of
1553B command words need to be transmitted and verified.
This runs the three options listed above, i.e., Quick, Microsemi, and Test
Plan.
Microsemi Tests – This runs the Standard Mode tests but uses an address mapping function
Address Mapper Enabled
(as on 57 ).
Microsemi Tests – Short This runs a subset of the Standard Mode tests; the runtime is much shorter
Mode
Do Everything and Quit
RAM Monitors
Bus Monitors
Pause Simulation
Run 1553B Word
Send a Message
Set RT Memory
Display RT Memory
than for the standard tests.
This runs the three options in Do Everything above and then quits the
simulation. Setting the RUNTEST generic to 9 can automatically run this
test option.
The testbench can display a message every time the backend RAMs are
written to or read from. This option enables or disables the RAM monitors.
When enabled, the testbench runs more slowly due to the printing
overhead in VHDL.
The testbench includes 1553B bus monitors that display every word
transmitted on the 1553B busses. This option enables or disables the bus
monitors. When enabled, the testbench will run slower due to the printing
overhead in VHDL.
Exits the simulation and returns to the vsim environment. This may be
required to cause the waves window to update. Simulation can be simply
restarted using the run -all command.
Simply allows the simulation to run for 20 μs.
Allows interactive 1553B message creation.
Allows the values in one of the RT memories to be set.
Displays the contents of one of the RT memories.
Revision 3
39
相关PDF资料
PDF描述
CORE8051-AR IP MODULE CORE8051
COREFFT-RM IP MODULE COREFFT
COREFIR-RM IP MODULE COREFIR
COREPCIF-RM IP MODULE COREPCIF
COREU1LL-AR IP MODULE COREU1LL
相关代理商/技术参数
参数描述
CORE1553BRT-EBR-AN 功能描述:IP MOD CORE1553 EBR ENH BIT RATE RoHS:否 类别:编程器,开发系统 >> 软件 系列:* 标准包装:1 系列:ISE® 设计套件 类型:订阅 适用于相关产品:Xilinx FPGAs 其它名称:Q4986209T1081384
CORE1553BRT-EBR-AR 功能描述:IP MOD CORE1553 EBR ENH BIT RATE RoHS:否 类别:编程器,开发系统 >> 软件 系列:* 标准包装:1 系列:ISE® 设计套件 类型:订阅 适用于相关产品:Xilinx FPGAs 其它名称:Q4986209T1081384
CORE1553BRT-OM 功能描述:IP MODULE CORE1553 REMOTE TERM RoHS:否 类别:编程器,开发系统 >> 软件 系列:* 标准包装:1 系列:ISE® 设计套件 类型:订阅 适用于相关产品:Xilinx FPGAs 其它名称:Q4986209T1081384
CORE1553BRT-OMFL 功能描述:IP MODULE CORE1553 BUS/REMOTE 制造商:microsemi corporation 系列:- 零件状态:在售 类型:许可证 应用:- 版本:- 许可长度:- 许可 - 用户明细:- 操作系统:- 配套使用产品/相关产品:Microsemi 器件 媒体分发类型:- 标准包装:1
CORE1553BRT-RM 功能描述:IP MODULE CORE1553 REMOTE TERM RoHS:否 类别:编程器,开发系统 >> 软件 系列:* 标准包装:1 系列:ISE® 设计套件 类型:订阅 适用于相关产品:Xilinx FPGAs 其它名称:Q4986209T1081384