参数资料
型号: MT46H16M32LFB5-6IT:C
元件分类: DRAM
英文描述: 16M X 32 DDR DRAM, PBGA90
封装: 13 X 8 MM, GREEN, PLASTIC, VFBGA-90
文件页数: 18/95页
文件大小: 3228K
Electrical Specifications – AC Operating Conditions
Table 12: Electrical Characteristics and Recommended AC Operating Conditions
Notes 1–9 apply to all the parameters in this table; VDD/VDDQ = 1.70–1.95V
Parameter
Symbol
-5
-54
-6
-75
Unit Notes
Min
Max
Min
Max
Min
Max
Min
Max
Access window of
DQ from CK/CK#
CL = 3
tAC
2.0
5.0
2.0
5.0
2.0
5.0
2.0
6.0
ns
CL = 2
2.0
6.5
2.0
6.5
2.0
6.5
2.0
6.5
Clock cycle time
CL = 3
tCK
5.0
5.4
6
7.5
ns
CL = 2
12
12
12
12
CK high-level width
tCH
0.45
0.55
0.45
0.55
0.45
0.55
0.45
0.55
tCK
CK low-level width
tCL
0.45
0.55
0.45
0.55
0.45
0.55
0.45
0.55
tCK
CKE minimum pulse width
(high and low)
tCKE
1
1
1
1
tCK
Auto precharge write re-
covery + precharge time
tDAL
DQ and DM input hold
time relative to DQS (fast
slew rate)
tDHf
0.48
0.54
0.6
0.8
ns
DQ and DM input hold
time relative to DQS (slow
slew rate)
tDHs
0.58
0.64
0.7
0.9
ns
DQ and DM input setup
time relative to DQS (fast
slew rate)
tDSf
0.48
0.54
0.6
0.8
ns
DQ and DM input setup
time relative to DQS (slow
slew rate)
tDSs
0.58
0.64
0.7
0.9
ns
DQ and DM input pulse
width (for each input)
tDIPW
1.8
1.9
2.1
1.8
ns
Access window of
DQS from CK/CK#
CL = 3
tDQSCK
2.0
5.0
2.0
5.0
2.0
5.0
2.0
6.0
ns
CL = 2
2.0
6.5
2.0
6.5
2.0
6.5
2.0
6.5
ns
DQS input high pulse
width
tDQSH
0.4
0.6
0.4
0.6
0.4
0.6
0.4
0.6
tCK
DQS input low pulse width
tDQSL
0.4
0.6
0.4
0.6
0.4
0.6
0.4
0.6
tCK
DQS–DQ skew, DQS to last
DQ valid, per group, per
access
tDQSQ
0.4
0.45
0.45
0.6
ns
WRITE command to first
DQS latching transition
tDQSS
0.75
1.25
0.75
1.25
0.75
1.25
0.75
1.25
tCK
DQS falling edge from CK
rising – hold time
tDSH
0.2
0.2
0.2
0.2
tCK
DQS falling edge to CK
rising – setup time
tDSS
0.2
0.2
0.2
0.2
tCK
Micron Confidential and Proprietary
Advance
512Mb: x16, x32 Mobile LPDDR SDRAM
Electrical Specifications – AC Operating Conditions
PDF: 09005aef83dd2b3e
t67m_512mb_mobile_lpddr.pdf - Rev. B 2/10 EN
25
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2009 Micron Technology, Inc. All rights reserved.
相关PDF资料
PDF描述
ML1I-65656L-100CB 32K X 8 STANDARD SRAM, 100 ns, CDIP28
M95160-MB6TP 2K X 8 SPI BUS SERIAL EEPROM, DSO8
M95160-WMB3T 2K X 8 SPI BUS SERIAL EEPROM, DSO8
MT45W2MV16BAFB-601WT 2M X 16 PSEUDO STATIC RAM, 60 ns, PBGA54
MT45W2MV16BAFB-706LIT 2M X 16 PSEUDO STATIC RAM, 70 ns, PBGA54
相关代理商/技术参数
参数描述