参数资料
型号: MT46H16M32LFB5-6IT:C
元件分类: DRAM
英文描述: 16M X 32 DDR DRAM, PBGA90
封装: 13 X 8 MM, GREEN, PLASTIC, VFBGA-90
文件页数: 92/95页
文件大小: 3228K
Figure 51: Power-Down Mode (Active or Precharge)
CK
CK#
Command
Valid2
NOP
Address
CKE
DQ
DM
DQS
tCK
tCH
tCL
tIS
tIH
tIS
tIS tIH
tIH
Enter3
power-down
mode
Exit
power-down
mode
Must not exceed refresh device limits
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
T0
T1
Ta0
Ta1
Ta2
T2
NOP
Don’t Care
(
)
(
)
(
)
(
)
Valid
Tb1
tXP1
tCKE1
tCKE
Valid
No read/write
access in progress
Valid
(
)
(
)
Notes: 1. tCKE applies if CKE goes LOW at Ta2 (entering power-down); tXP applies if CKE remains
HIGH at Ta2 (exit power-down).
2. If this command is a PRECHARGE (or if the device is already in the idle state), then the
power-down mode shown is precharge power-down. If this command is an ACTIVE (or if
at least 1 row is already active), then the power-down mode shown is active power-down.
3. No column accesses can be in progress when power-down is entered.
Deep Power-Down
Deep power-down (DPD) is an operating mode used to achieve maximum power reduc-
tion by eliminating power to the memory array. Data will not be retained after the
device enters DPD mode.
Before entering DPD mode the device must be in the all banks idle state with no activity
on the data bus (tRP time must be met). DPD mode is entered by holding CS# and WE#
LOW with RAS# and CAS# HIGH at the rising edge of the clock while CKE is LOW. CKE
must be held LOW to maintain DPD mode. The clock must be stable prior to exiting
DPD mode. To exit DPD mode, assert CKE HIGH with either a NOP or DESELECT com-
mand present on the command bus. After exiting DPD mode, a full DRAM initialization
sequence is required.
Micron Confidential and Proprietary
Advance
512Mb: x16, x32 Mobile LPDDR SDRAM
Power-Down
PDF: 09005aef83dd2b3e
t67m_512mb_mobile_lpddr.pdf - Rev. B 2/10 EN
92
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2009 Micron Technology, Inc. All rights reserved.
相关PDF资料
PDF描述
ML1I-65656L-100CB 32K X 8 STANDARD SRAM, 100 ns, CDIP28
M95160-MB6TP 2K X 8 SPI BUS SERIAL EEPROM, DSO8
M95160-WMB3T 2K X 8 SPI BUS SERIAL EEPROM, DSO8
MT45W2MV16BAFB-601WT 2M X 16 PSEUDO STATIC RAM, 60 ns, PBGA54
MT45W2MV16BAFB-706LIT 2M X 16 PSEUDO STATIC RAM, 70 ns, PBGA54
相关代理商/技术参数
参数描述