参数资料
型号: IPR-POSPHY4
厂商: Altera
文件页数: 129/144页
文件大小: 0K
描述: IP POS-PHY L4 RENEW
标准包装: 1
系列: *
类型: MegaCore
功能: POS-PHY 4 级接口,链路层/物理层
许可证: 续用许可证
F. Static and Dynamic Phase Alignment
The SPI-4.2 standard specifies two mechanisms for receiving data from the physical
layer: static and dynamic alignment. Both follow the same electrical specifications, but
differ in their timing requirements.
Static Alignment
Static alignment is more traditional as it calls for a specific setup and hold time at the
receiver. The implementation in the SPI-4.2 specification is complicated by the double
data rate (DDR) clock. The actual sampling edge is implied by a synthesized clock
related to the input reference. In the specification, the receiver timing is bound by a
maximum differential between the clock and data, or frame signals. The receiver
sampling window has a fixed relationship to the input clock reference.
The timing margin for a statically-aligned system is calculated by subtracting all of
the delays from the overall period of the clock. These delays include:
Transmitter clock-to-data skews
Receiver sampling windows
Jitter components
The remaining time is allocated to the connection between parts. All of the differential
delays between traces—caused by factors such as board routing, transmission line
effects, and connector skews—consume this margin of time. Static alignment is
appropriate for areas where such factors can be well controlled. For example, the
connection between adjacent devices is generally short, and can be controlled—at
layout time—to within a few millimetres.
Figure F–1 shows an example of static alignment.
Figure F–1. Static Alignment Timing Diagram
Clock
Data 1
Data 2
Receiver Sampling
Inferred
Sample Clock
Window
May 2013
Altera Corporation
POS-PHY Level 4 MegaCore Function User Guide
相关PDF资料
PDF描述
MAX6337US20D3+T IC MPU/RESET CIRC 2.00V SOT143-4
M3CWK-3436R IDC CABLE - MKC34K/MC34M/MPL34K
M3AWK-3436R IDC CABLE - MSC34K/MC34M/MPL34K
M3CKK-3436R IDC CABLE - MKC34K/MC34M/MPK34K
M3AKK-3436R IDC CABLE - MSC34K/MC34M/MPK34K
相关代理商/技术参数
参数描述
IPR-QDRII/UNI 功能描述:开发软件 QDRII SRAM Control MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-RAPIDIOII 功能描述:开发软件 RapidIO 1x/2x/4x MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-RIOPHY 功能描述:开发软件 RapidIO MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-RLDII/UNI 功能描述:开发软件 RLDRAM II Controller MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-RLDRAMII 功能描述:开发软件 RLDRAM II Controller MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors