参数资料
型号: M66596WG
元件分类: 总线控制器
英文描述: UNIVERSAL SERIAL BUS CONTROLLER, PBGA64
封装: 0.80 MM PITCH, FBGA-64
文件页数: 110/133页
文件大小: 1611K
代理商: M66596WG
M66596FP/WG
rev .1.00
2006.3.14
page 76 of 127
3.4 Buffer memory
This chapter explains operation about the buffer memory which this controller contains. When there is no
description, both a Host and Peripheral are the same operation.
3.4.1
Buffer memory allocation
Figure 3.19 shows an example of a buffer memory map for the controller. The buffer memory is an area shared by
the user system control CPU and the controller. In the buffer memory status, there are times when the access right
to the buffer memory is allocated to the user system (CPU side), and times when it is allocated to the controller (SIE
side).
The buffer memory sets independent areas for each pipe. In the memory areas, 64 bytes comprise one block, and
the memory areas are set using the first block number of the number of blocks (specified using the BUFNMB and
BUFSIZE
bits of the PIPEBUF register). Moreover, three FIFO ports are used for access to the buffer memory
(reading and writing data). A pipe is assigned to the FIFO port by specifying the pipe number using the CURPIPE
bit of the C/DxFIFOSEL register.
The buffer statuses of the various pipes can be confirmed using the BSTS bit of the DCPCTR register and
PIPExCTR
register. Also, the access right of the FIFO port can be confirmed using the FRDY bit of the C/DxFIFOCTR
register.
FIFO Port
D0FIFO Port
BUFNMB=0, BUFSIZE=3
CFIFO Port
D1FIFO Port
CURPIPE=1
CURPIPE=3
Buffer memory
PIPEBUF reg
PIPE0
PIPE6
PIPE7
PIPE5
PIPE1
PIPE2
PIPE3
PIPE4
BUFNMB=4, BUFSIZE=0
BUFNMB=5, BUFSIZE=0
BUFNMB=6, BUFSIZE=3
BUFNMB=10, BUFSIZE=7
BUFNMB=18, BUFSIZE=3
BUFNMB=22, BUFSIZE=7
BUFNMB=28, BUFSIZE=2
CURPIPE=6
Figure 3.19 Example of buffer memory map
相关PDF资料
PDF描述
M6XXLFXI OTHER CLOCK GENERATOR, QCC16
M300LFXIT 50 MHz, OTHER CLOCK GENERATOR, QCC16
M74HC00C1R HC/UH SERIES, QUAD 2-INPUT NAND GATE, PQCC20
M74HC157B1N HC/UH SERIES, QUAD 2 LINE TO 1 LINE MULTIPLEXER, TRUE OUTPUT, PDIP16
M74HC158C1 HC/UH SERIES, QUAD 2 LINE TO 1 LINE MULTIPLEXER, INVERTED OUTPUT, PQCC20
相关代理商/技术参数
参数描述
M66596WG#RB0Z 制造商:Renesas Electronics 功能描述:Tray 制造商:Renesas 功能描述:0
M6668 制造商:Tamura Corporation of America 功能描述:
M66700P 制造商:MITSUBISHI 制造商全称:Mitsubishi Electric Semiconductor 功能描述:DUAL HIGH-SPEED CCD CLOCK DRIVER
M66700WP 制造商:MITSUBISHI 制造商全称:Mitsubishi Electric Semiconductor 功能描述:DUAL HIGH-SPEED CCD CLOCK DRIVER
M66701P 制造商:MITSUBISHI 制造商全称:Mitsubishi Electric Semiconductor 功能描述:DUAL HIGH-SPEED CCD CLOCK DRIVER