参数资料
型号: M66596WG
元件分类: 总线控制器
英文描述: UNIVERSAL SERIAL BUS CONTROLLER, PBGA64
封装: 0.80 MM PITCH, FBGA-64
文件页数: 49/133页
文件大小: 1611K
代理商: M66596WG
M66596FP/WG
rev .1.00
2006.3.14
page 20 of 127
2.3.3
Line status monitor
Table 2.4Table 2.3 shows the USB data bus line statuses of the controller. The controller monitors the line
status (D+ line and D- line) of the USB data bus using the LNST bit of the SYSSTS register. The LNST bit is
configured of two bits. For the meaning of each of the bits, please refer to the table below.
The line status is checked with the Full-Speed receiver inside a M66596. This controller controls a Full-Speed
receiver automatically when internal clock is supplied. If the FSRPC of the SYSCFG register is set up, it is
enabled by setting the FSRPC of the SYSCFG register by S/W when internal clock is not supplied. After H/W
reset, in checking the state of D+ and D- before supplying an internal clock, please set a FSRPC bit as 1. Once
supplying an internal clock, it is not necessary to set up by S/W.
In the low-power sleep state, the line status cannot be monitored.
Table 2.4 USB data bus line statuses
LNST [1]
LNST [0]
During Full-Speed
operation
During Hi-Speed operation
During chirp operation
0
SE0
Squelch
0
1
J State
not Squelch
Chirp J
1
0
K State
Invalid
Chirp K
1
SE1
Invalid
Chirp:
The reset handshake protocol is being executed in the Hi-Speed operation enabled state (HSE = “1”).
Squelch:
SE0 or Idle state
not Squelch: Hi-Speed J state or Hi-Speed K state
Chirp J:
Chirp J state
Chirp K:
Chirp K state
2.3.4
USB data bus register control
A setup about resistance of a USB data bus is shown in Table 2.5. USB data bus line resistors are controled by
DMRPD
and DPRPU bit of SYSCFG register.
Table 2.5 Resistance control of a USB data bus
DMRPD
DPRPU
D-
D+
note
0
Open
0
1
Open
Pull-Up
Peripheral Controller
1
0
Pull-Down
Host Controller
1
Pull-Down
Pull-Up
相关PDF资料
PDF描述
M6XXLFXI OTHER CLOCK GENERATOR, QCC16
M300LFXIT 50 MHz, OTHER CLOCK GENERATOR, QCC16
M74HC00C1R HC/UH SERIES, QUAD 2-INPUT NAND GATE, PQCC20
M74HC157B1N HC/UH SERIES, QUAD 2 LINE TO 1 LINE MULTIPLEXER, TRUE OUTPUT, PDIP16
M74HC158C1 HC/UH SERIES, QUAD 2 LINE TO 1 LINE MULTIPLEXER, INVERTED OUTPUT, PQCC20
相关代理商/技术参数
参数描述
M66596WG#RB0Z 制造商:Renesas Electronics 功能描述:Tray 制造商:Renesas 功能描述:0
M6668 制造商:Tamura Corporation of America 功能描述:
M66700P 制造商:MITSUBISHI 制造商全称:Mitsubishi Electric Semiconductor 功能描述:DUAL HIGH-SPEED CCD CLOCK DRIVER
M66700WP 制造商:MITSUBISHI 制造商全称:Mitsubishi Electric Semiconductor 功能描述:DUAL HIGH-SPEED CCD CLOCK DRIVER
M66701P 制造商:MITSUBISHI 制造商全称:Mitsubishi Electric Semiconductor 功能描述:DUAL HIGH-SPEED CCD CLOCK DRIVER