参数资料
型号: IP-POSPHY4
厂商: Altera
文件页数: 47/144页
文件大小: 0K
描述: IP POS-PHY L4
标准包装: 1
系列: *
类型: MegaCore
功能: POS-PHY 4 级接口,链路层/物理层
许可证: 初始许可证
Chapter 4: Functional Description—Receiver
4–7
Block Description
The shared buffer and the logic support up to 256 ports. If Atlantic error checking is
enabled, 256 ports are still supported by the MegaCore function, but the logic for error
checking uses only the minimum amount of logic required to support the number of
ports chosen as a parameter. The port width field remains fixed for 256 ports and
unused address bits are passed through unaffected. For example, if a variation has 4
ports, only the lower 2 address bits are used for error checking—data received for port
6 is checked as though it is for port 2. This allows unused upper address bits to be
used for packet classification.
The single FIFO buffer with embedded addressing supports interleaved packets. An
interleaved packet occurs when, for example, a packet from port 2 is sent, and then a
packet from port 3 is sent before port 2 has received the EOP indication. This
interleaving is achieved by changing the aN_arxadr in the middle of the packet.
The shared buffer with embedded addressing mode is useful if you intend to handle
buffering outside of the MegaCore function. To support user-defined external
buffering, a fully exposed status interface is provided, but requires that the status
channel override (status source parameter) be enabled. Normally, the shared buffer
with embedded addressing fill level is compared against the global almost empty
(AE) and almost full (AF) values to produce the status information for all ports on the
status channel. With the override feature, you can set the FIFO buffer status
information values on a per-port basis.
Individual Buffers
When the individual buffers mode is selected, the POS-PHY Level 4 MegaCore
function consists of the receiver processor logic, and a separate Atlantic FIFO buffer
for each port.
The advantage of the individual buffers mode is that each Atlantic interface can be
accessed in parallel and independently, and the MegaCore function handles the status
generation automatically. The disadvantage is that because the number of ports
directly increases the logic utilization, the individual buffers mode is not well suited
for applications with a large number of ports.
Status Processor
A major component of a SPI-4.2 system is flow control. Flow control is achieved by
periodically sending near-end FIFO buffer status to the far-end device’s scheduler
over the status channel.
Collectively, the status processor blocks calculate, format, and transmit the status
channel.
Starting at the physical interface and working back to the FIFO buffers, the flow
control has the following operation.
The status PHY block ( rx_stat_phy ) generates rsclk given some reference clock:
In 128-bit variations, the rsclk runs at the rdint_clk rate.
In 64-bit variations, the rsclk runs at 1/2 the rdint_clk rate.
In 32-bit variations, the rsclk runs at 1/4 of the rdint_clk rate.
May 2013
Altera Corporation
POS-PHY Level 4 MegaCore Function User Guide
相关PDF资料
PDF描述
IP-RIOPHY IP RAPID I/O
IP-RLDRAMII IP RLDRAM II CONTROLLER
IP-RSDEC IP REED-SOLOMON DECODER
IP-SDI IP VIDEO INTERFACE - SDI
IP-SDRAM/DDR2 IP DDR2 SDRAM CONTROLLER
相关代理商/技术参数
参数描述
IPPS054193X 功能描述:保险丝 800A 1000V 3GKN/75 RoHS:否 制造商:Littelfuse 产品:Surface Mount Fuses 电流额定值:0.5 A 电压额定值:600 V 保险丝类型:Fast Acting 保险丝大小/组:Nano 尺寸:12.1 mm L x 4.5 mm W 安装风格: 端接类型:SMD/SMT 系列:485
IP-QDRII/UNI 功能描述:开发软件 QDRII SRAM Control MegaCore RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-100GEMAC 功能描述:开发软件 100G Ethernet Mac MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-100GEMACPHY 功能描述:开发软件 100 Gb Ethernet MAC PHY MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-100GEPHY 功能描述:开发软件 100G Ethernet Phy MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors