参数资料
型号: IPR-SLITE2
厂商: Altera
文件页数: 101/110页
文件大小: 0K
描述: IP SERIALLITE II RENEW
标准包装: 1
系列: *
类型: MegaCore
功能: SerialLite II 协议
许可证: 续用许可证
Chapter 5: Testbench
5–15
Testbench Components Description
– PRIORITY
A value of one causes the model to receive data intended for a priority port, so that
Atlantic dav signal is ignored for all but the first transfer of a packet. A value of zero
causes the model to receive data intended for a data port, so dav is always obeyed.
defparam amon_dat_dut.PRIORITY=0;
defparam amon_pri_dut.PRIORITY=1;
– PORT_NAME
A string used to distinguish between verbose messages coming from multiple
instances of AMON.
defparam amon_dat_dut.PORT_NAME = "AMON_DAT_DUT";
defparam amon_pri_sis.PORT_NAME = "AMON_PRI_SIS";
VHDL
The VHDL version of the AMON module monitors the Atlantic data received (instances:
amon_dat_dut , amon_dat_sis ). The data received is based on a incrementing pattern.
The AMON monitor performs the following functions:
Validates transmission of individual packets by extracting the intended packet size
from the SOP and checking it against the actual value of the packet size counter in
the EOP.
Counts the total number of packets (provided as an output) to ensure that the all
packets sent are also received.
Checks Atlantic packets for missing SOP and EOP signals.
If any errors are detected by the AMON monitor, the error_detect output signal is
asserted.
Inner packet read gaps can optionally be enabled by driving the ipg input to the
module with a one. Doing so changes the behavior of the Atlantic read enable so that
it is instead controlled by the output of a pseudo random generator. Verbose mode for
the utility is enabled by setting the verbose integer in the generic map to one.
Status Monitors (pin_mon)
The simulation includes status pin monitors for the DUT and SISTERs
( pin_mon_ <pin_name> ). When enabled (by default), the status monitor compares the
received data against the expected data. If the expected value is different from the
current value, the monitor flags an error.
Set the en input pin high to enable a pin monitor, low to disable a pin monitor, or for
Verilog HDL only use the tasks. The Verilog HDL pin monitor expected value can be
set by a task.
January 2014
Altera Corporation
SerialLite II MegaCore Function
User Guide
相关PDF资料
PDF描述
EBM28DRMN-S288 CONN EDGECARD 56POS .156 EXTEND
RSM08DTKI-S288 CONN EDGECARD 16POS .156 EXTEND
ECM06DTMD-S273 CONN EDGECARD 12POS R/A .156 SLD
ECM06DTMN-S273 CONN EDGECARD 12POS R/A .156 SLD
RBM12DCCI-S189 CONN EDGECARD 24POS R/A .156 SLD
相关代理商/技术参数
参数描述
IPR-SRAM/QDRII 功能描述:开发软件 QDRII SRAM Control MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-SSIP 功能描述:开发软件 Crypto Bundle BU Solution RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-TRIETHERNET 功能描述:开发软件 Triple Speed Ethernt MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IPR-TRIETHERNETF 功能描述:开发软件 3x Spd Ethernet MAC MegaCore RENEWAL RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
IP-R-UNIV-CORE 制造商:Brady Corporation 功能描述:UNIVERSAL RIBBON CORE; For Use With:Bradys IP Printer ;RoHS Compliant: NA